1 // SPDX-License-Identifier: GPL-2.0
2 /*
3 * xHCI host controller driver
4 *
5 * Copyright (C) 2008 Intel Corp.
6 *
7 * Author: Sarah Sharp
8 * Some code borrowed from the Linux EHCI driver.
9 */
10
11 /*
12 * Ring initialization rules:
13 * 1. Each segment is initialized to zero, except for link TRBs.
14 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
15 * Consumer Cycle State (CCS), depending on ring function.
16 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
17 *
18 * Ring behavior rules:
19 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
20 * least one free TRB in the ring. This is useful if you want to turn that
21 * into a link TRB and expand the ring.
22 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
23 * link TRB, then load the pointer with the address in the link TRB. If the
24 * link TRB had its toggle bit set, you may need to update the ring cycle
25 * state (see cycle bit rules). You may have to do this multiple times
26 * until you reach a non-link TRB.
27 * 3. A ring is full if enqueue++ (for the definition of increment above)
28 * equals the dequeue pointer.
29 *
30 * Cycle bit rules:
31 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
32 * in a link TRB, it must toggle the ring cycle state.
33 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
34 * in a link TRB, it must toggle the ring cycle state.
35 *
36 * Producer rules:
37 * 1. Check if ring is full before you enqueue.
38 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
39 * Update enqueue pointer between each write (which may update the ring
40 * cycle state).
41 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
42 * and endpoint rings. If HC is the producer for the event ring,
43 * and it generates an interrupt according to interrupt modulation rules.
44 *
45 * Consumer rules:
46 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
47 * the TRB is owned by the consumer.
48 * 2. Update dequeue pointer (which may update the ring cycle state) and
49 * continue processing TRBs until you reach a TRB which is not owned by you.
50 * 3. Notify the producer. SW is the consumer for the event ring, and it
51 * updates event ring dequeue pointer. HC is the consumer for the command and
52 * endpoint rings; it generates events on the event ring for these.
53 */
54
55 #include <linux/scatterlist.h>
56 #include <linux/slab.h>
57 #include <linux/dma-mapping.h>
58 #include "xhci.h"
59 #include "xhci-trace.h"
60
61 static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
62 u32 field1, u32 field2,
63 u32 field3, u32 field4, bool command_must_succeed);
64
65 /*
66 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
67 * address of the TRB.
68 */
xhci_trb_virt_to_dma(struct xhci_segment * seg,union xhci_trb * trb)69 dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
70 union xhci_trb *trb)
71 {
72 unsigned long segment_offset;
73
74 if (!seg || !trb || trb < seg->trbs)
75 return 0;
76 /* offset in TRBs */
77 segment_offset = trb - seg->trbs;
78 if (segment_offset >= TRBS_PER_SEGMENT)
79 return 0;
80 return seg->dma + (segment_offset * sizeof(*trb));
81 }
82 EXPORT_SYMBOL_GPL(xhci_trb_virt_to_dma);
83
trb_is_noop(union xhci_trb * trb)84 static bool trb_is_noop(union xhci_trb *trb)
85 {
86 return TRB_TYPE_NOOP_LE32(trb->generic.field[3]);
87 }
88
trb_is_link(union xhci_trb * trb)89 static bool trb_is_link(union xhci_trb *trb)
90 {
91 return TRB_TYPE_LINK_LE32(trb->link.control);
92 }
93
last_trb_on_seg(struct xhci_segment * seg,union xhci_trb * trb)94 static bool last_trb_on_seg(struct xhci_segment *seg, union xhci_trb *trb)
95 {
96 return trb == &seg->trbs[TRBS_PER_SEGMENT - 1];
97 }
98
last_trb_on_ring(struct xhci_ring * ring,struct xhci_segment * seg,union xhci_trb * trb)99 static bool last_trb_on_ring(struct xhci_ring *ring,
100 struct xhci_segment *seg, union xhci_trb *trb)
101 {
102 return last_trb_on_seg(seg, trb) && (seg->next == ring->first_seg);
103 }
104
link_trb_toggles_cycle(union xhci_trb * trb)105 static bool link_trb_toggles_cycle(union xhci_trb *trb)
106 {
107 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
108 }
109
last_td_in_urb(struct xhci_td * td)110 static bool last_td_in_urb(struct xhci_td *td)
111 {
112 struct urb_priv *urb_priv = td->urb->hcpriv;
113
114 return urb_priv->num_tds_done == urb_priv->num_tds;
115 }
116
inc_td_cnt(struct urb * urb)117 static void inc_td_cnt(struct urb *urb)
118 {
119 struct urb_priv *urb_priv = urb->hcpriv;
120
121 urb_priv->num_tds_done++;
122 }
123
trb_to_noop(union xhci_trb * trb,u32 noop_type)124 static void trb_to_noop(union xhci_trb *trb, u32 noop_type)
125 {
126 if (trb_is_link(trb)) {
127 /* unchain chained link TRBs */
128 trb->link.control &= cpu_to_le32(~TRB_CHAIN);
129 } else {
130 trb->generic.field[0] = 0;
131 trb->generic.field[1] = 0;
132 trb->generic.field[2] = 0;
133 /* Preserve only the cycle bit of this TRB */
134 trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
135 trb->generic.field[3] |= cpu_to_le32(TRB_TYPE(noop_type));
136 }
137 }
138
139 /* Updates trb to point to the next TRB in the ring, and updates seg if the next
140 * TRB is in a new segment. This does not skip over link TRBs, and it does not
141 * effect the ring dequeue or enqueue pointers.
142 */
next_trb(struct xhci_hcd * xhci,struct xhci_ring * ring,struct xhci_segment ** seg,union xhci_trb ** trb)143 static void next_trb(struct xhci_hcd *xhci,
144 struct xhci_ring *ring,
145 struct xhci_segment **seg,
146 union xhci_trb **trb)
147 {
148 if (trb_is_link(*trb)) {
149 *seg = (*seg)->next;
150 *trb = ((*seg)->trbs);
151 } else {
152 (*trb)++;
153 }
154 }
155
156 /*
157 * See Cycle bit rules. SW is the consumer for the event ring only.
158 */
inc_deq(struct xhci_hcd * xhci,struct xhci_ring * ring)159 void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
160 {
161 unsigned int link_trb_count = 0;
162
163 /* event ring doesn't have link trbs, check for last trb */
164 if (ring->type == TYPE_EVENT) {
165 if (!last_trb_on_seg(ring->deq_seg, ring->dequeue)) {
166 ring->dequeue++;
167 goto out;
168 }
169 if (last_trb_on_ring(ring, ring->deq_seg, ring->dequeue))
170 ring->cycle_state ^= 1;
171 ring->deq_seg = ring->deq_seg->next;
172 ring->dequeue = ring->deq_seg->trbs;
173 goto out;
174 }
175
176 /* All other rings have link trbs */
177 if (!trb_is_link(ring->dequeue)) {
178 if (last_trb_on_seg(ring->deq_seg, ring->dequeue)) {
179 xhci_warn(xhci, "Missing link TRB at end of segment\n");
180 } else {
181 ring->dequeue++;
182 ring->num_trbs_free++;
183 }
184 }
185
186 while (trb_is_link(ring->dequeue)) {
187 ring->deq_seg = ring->deq_seg->next;
188 ring->dequeue = ring->deq_seg->trbs;
189
190 if (link_trb_count++ > ring->num_segs) {
191 xhci_warn(xhci, "Ring is an endless link TRB loop\n");
192 break;
193 }
194 }
195 out:
196 trace_xhci_inc_deq(ring);
197
198 return;
199 }
200
201 /*
202 * See Cycle bit rules. SW is the consumer for the event ring only.
203 *
204 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
205 * chain bit is set), then set the chain bit in all the following link TRBs.
206 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
207 * have their chain bit cleared (so that each Link TRB is a separate TD).
208 *
209 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
210 * set, but other sections talk about dealing with the chain bit set. This was
211 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
212 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
213 *
214 * @more_trbs_coming: Will you enqueue more TRBs before calling
215 * prepare_transfer()?
216 */
inc_enq(struct xhci_hcd * xhci,struct xhci_ring * ring,bool more_trbs_coming)217 static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
218 bool more_trbs_coming)
219 {
220 u32 chain;
221 union xhci_trb *next;
222 unsigned int link_trb_count = 0;
223
224 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
225 /* If this is not event ring, there is one less usable TRB */
226 if (!trb_is_link(ring->enqueue))
227 ring->num_trbs_free--;
228
229 if (last_trb_on_seg(ring->enq_seg, ring->enqueue)) {
230 xhci_err(xhci, "Tried to move enqueue past ring segment\n");
231 return;
232 }
233
234 next = ++(ring->enqueue);
235
236 /* Update the dequeue pointer further if that was a link TRB */
237 while (trb_is_link(next)) {
238
239 /*
240 * If the caller doesn't plan on enqueueing more TDs before
241 * ringing the doorbell, then we don't want to give the link TRB
242 * to the hardware just yet. We'll give the link TRB back in
243 * prepare_ring() just before we enqueue the TD at the top of
244 * the ring.
245 */
246 if (!chain && !more_trbs_coming)
247 break;
248
249 /* If we're not dealing with 0.95 hardware or isoc rings on
250 * AMD 0.96 host, carry over the chain bit of the previous TRB
251 * (which may mean the chain bit is cleared).
252 */
253 if (!(ring->type == TYPE_ISOC &&
254 (xhci->quirks & XHCI_AMD_0x96_HOST)) &&
255 !xhci_link_trb_quirk(xhci)) {
256 next->link.control &= cpu_to_le32(~TRB_CHAIN);
257 next->link.control |= cpu_to_le32(chain);
258 }
259 /* Give this link TRB to the hardware */
260 wmb();
261 next->link.control ^= cpu_to_le32(TRB_CYCLE);
262
263 /* Toggle the cycle bit after the last ring segment. */
264 if (link_trb_toggles_cycle(next))
265 ring->cycle_state ^= 1;
266
267 ring->enq_seg = ring->enq_seg->next;
268 ring->enqueue = ring->enq_seg->trbs;
269 next = ring->enqueue;
270
271 if (link_trb_count++ > ring->num_segs) {
272 xhci_warn(xhci, "%s: Ring link TRB loop\n", __func__);
273 break;
274 }
275 }
276
277 trace_xhci_inc_enq(ring);
278 }
279
280 /*
281 * Check to see if there's room to enqueue num_trbs on the ring and make sure
282 * enqueue pointer will not advance into dequeue segment. See rules above.
283 */
room_on_ring(struct xhci_hcd * xhci,struct xhci_ring * ring,unsigned int num_trbs)284 static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
285 unsigned int num_trbs)
286 {
287 int num_trbs_in_deq_seg;
288
289 if (ring->num_trbs_free < num_trbs)
290 return 0;
291
292 if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
293 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
294 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
295 return 0;
296 }
297
298 return 1;
299 }
300
301 /* Ring the host controller doorbell after placing a command on the ring */
xhci_ring_cmd_db(struct xhci_hcd * xhci)302 void xhci_ring_cmd_db(struct xhci_hcd *xhci)
303 {
304 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
305 return;
306
307 xhci_dbg(xhci, "// Ding dong!\n");
308
309 trace_xhci_ring_host_doorbell(0, DB_VALUE_HOST);
310
311 writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]);
312 /* Flush PCI posted writes */
313 readl(&xhci->dba->doorbell[0]);
314 }
315 EXPORT_SYMBOL_GPL(xhci_ring_cmd_db);
316
xhci_mod_cmd_timer(struct xhci_hcd * xhci,unsigned long delay)317 static bool xhci_mod_cmd_timer(struct xhci_hcd *xhci, unsigned long delay)
318 {
319 return mod_delayed_work(system_wq, &xhci->cmd_timer, delay);
320 }
321
xhci_next_queued_cmd(struct xhci_hcd * xhci)322 static struct xhci_command *xhci_next_queued_cmd(struct xhci_hcd *xhci)
323 {
324 return list_first_entry_or_null(&xhci->cmd_list, struct xhci_command,
325 cmd_list);
326 }
327
328 /*
329 * Turn all commands on command ring with status set to "aborted" to no-op trbs.
330 * If there are other commands waiting then restart the ring and kick the timer.
331 * This must be called with command ring stopped and xhci->lock held.
332 */
xhci_handle_stopped_cmd_ring(struct xhci_hcd * xhci,struct xhci_command * cur_cmd)333 static void xhci_handle_stopped_cmd_ring(struct xhci_hcd *xhci,
334 struct xhci_command *cur_cmd)
335 {
336 struct xhci_command *i_cmd;
337
338 /* Turn all aborted commands in list to no-ops, then restart */
339 list_for_each_entry(i_cmd, &xhci->cmd_list, cmd_list) {
340
341 if (i_cmd->status != COMP_COMMAND_ABORTED)
342 continue;
343
344 i_cmd->status = COMP_COMMAND_RING_STOPPED;
345
346 xhci_dbg(xhci, "Turn aborted command %p to no-op\n",
347 i_cmd->command_trb);
348
349 trb_to_noop(i_cmd->command_trb, TRB_CMD_NOOP);
350
351 /*
352 * caller waiting for completion is called when command
353 * completion event is received for these no-op commands
354 */
355 }
356
357 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
358
359 /* ring command ring doorbell to restart the command ring */
360 if ((xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue) &&
361 !(xhci->xhc_state & XHCI_STATE_DYING)) {
362 xhci->current_cmd = cur_cmd;
363 xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
364 xhci_ring_cmd_db(xhci);
365 }
366 }
367
368 /* Must be called with xhci->lock held, releases and aquires lock back */
xhci_abort_cmd_ring(struct xhci_hcd * xhci,unsigned long flags)369 static int xhci_abort_cmd_ring(struct xhci_hcd *xhci, unsigned long flags)
370 {
371 struct xhci_segment *new_seg = xhci->cmd_ring->deq_seg;
372 union xhci_trb *new_deq = xhci->cmd_ring->dequeue;
373 u64 crcr;
374 int ret;
375
376 xhci_dbg(xhci, "Abort command ring\n");
377
378 reinit_completion(&xhci->cmd_ring_stop_completion);
379
380 /*
381 * The control bits like command stop, abort are located in lower
382 * dword of the command ring control register.
383 * Some controllers require all 64 bits to be written to abort the ring.
384 * Make sure the upper dword is valid, pointing to the next command,
385 * avoiding corrupting the command ring pointer in case the command ring
386 * is stopped by the time the upper dword is written.
387 */
388 next_trb(xhci, NULL, &new_seg, &new_deq);
389 if (trb_is_link(new_deq))
390 next_trb(xhci, NULL, &new_seg, &new_deq);
391
392 crcr = xhci_trb_virt_to_dma(new_seg, new_deq);
393 xhci_write_64(xhci, crcr | CMD_RING_ABORT, &xhci->op_regs->cmd_ring);
394
395 /* Section 4.6.1.2 of xHCI 1.0 spec says software should also time the
396 * completion of the Command Abort operation. If CRR is not negated in 5
397 * seconds then driver handles it as if host died (-ENODEV).
398 * In the future we should distinguish between -ENODEV and -ETIMEDOUT
399 * and try to recover a -ETIMEDOUT with a host controller reset.
400 */
401 ret = xhci_handshake(&xhci->op_regs->cmd_ring,
402 CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
403 if (ret < 0) {
404 xhci_err(xhci, "Abort failed to stop command ring: %d\n", ret);
405 xhci_halt(xhci);
406 xhci_hc_died(xhci);
407 return ret;
408 }
409 /*
410 * Writing the CMD_RING_ABORT bit should cause a cmd completion event,
411 * however on some host hw the CMD_RING_RUNNING bit is correctly cleared
412 * but the completion event in never sent. Wait 2 secs (arbitrary
413 * number) to handle those cases after negation of CMD_RING_RUNNING.
414 */
415 spin_unlock_irqrestore(&xhci->lock, flags);
416 ret = wait_for_completion_timeout(&xhci->cmd_ring_stop_completion,
417 msecs_to_jiffies(2000));
418 spin_lock_irqsave(&xhci->lock, flags);
419 if (!ret) {
420 xhci_dbg(xhci, "No stop event for abort, ring start fail?\n");
421 xhci_cleanup_command_queue(xhci);
422 } else {
423 xhci_handle_stopped_cmd_ring(xhci, xhci_next_queued_cmd(xhci));
424 }
425 return 0;
426 }
427
xhci_ring_ep_doorbell(struct xhci_hcd * xhci,unsigned int slot_id,unsigned int ep_index,unsigned int stream_id)428 void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
429 unsigned int slot_id,
430 unsigned int ep_index,
431 unsigned int stream_id)
432 {
433 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
434 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
435 unsigned int ep_state = ep->ep_state;
436
437 /* Don't ring the doorbell for this endpoint if there are pending
438 * cancellations because we don't want to interrupt processing.
439 * We don't want to restart any stream rings if there's a set dequeue
440 * pointer command pending because the device can choose to start any
441 * stream once the endpoint is on the HW schedule.
442 */
443 if ((ep_state & EP_STOP_CMD_PENDING) || (ep_state & SET_DEQ_PENDING) ||
444 (ep_state & EP_HALTED) || (ep_state & EP_CLEARING_TT))
445 return;
446
447 trace_xhci_ring_ep_doorbell(slot_id, DB_VALUE(ep_index, stream_id));
448
449 writel(DB_VALUE(ep_index, stream_id), db_addr);
450 /* flush the write */
451 readl(db_addr);
452 }
453
454 /* Ring the doorbell for any rings with pending URBs */
ring_doorbell_for_active_rings(struct xhci_hcd * xhci,unsigned int slot_id,unsigned int ep_index)455 static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
456 unsigned int slot_id,
457 unsigned int ep_index)
458 {
459 unsigned int stream_id;
460 struct xhci_virt_ep *ep;
461
462 ep = &xhci->devs[slot_id]->eps[ep_index];
463
464 /* A ring has pending URBs if its TD list is not empty */
465 if (!(ep->ep_state & EP_HAS_STREAMS)) {
466 if (ep->ring && !(list_empty(&ep->ring->td_list)))
467 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
468 return;
469 }
470
471 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
472 stream_id++) {
473 struct xhci_stream_info *stream_info = ep->stream_info;
474 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
475 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
476 stream_id);
477 }
478 }
479
xhci_ring_doorbell_for_active_rings(struct xhci_hcd * xhci,unsigned int slot_id,unsigned int ep_index)480 void xhci_ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
481 unsigned int slot_id,
482 unsigned int ep_index)
483 {
484 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
485 }
486
xhci_get_virt_ep(struct xhci_hcd * xhci,unsigned int slot_id,unsigned int ep_index)487 static struct xhci_virt_ep *xhci_get_virt_ep(struct xhci_hcd *xhci,
488 unsigned int slot_id,
489 unsigned int ep_index)
490 {
491 if (slot_id == 0 || slot_id >= MAX_HC_SLOTS) {
492 xhci_warn(xhci, "Invalid slot_id %u\n", slot_id);
493 return NULL;
494 }
495 if (ep_index >= EP_CTX_PER_DEV) {
496 xhci_warn(xhci, "Invalid endpoint index %u\n", ep_index);
497 return NULL;
498 }
499 if (!xhci->devs[slot_id]) {
500 xhci_warn(xhci, "No xhci virt device for slot_id %u\n", slot_id);
501 return NULL;
502 }
503
504 return &xhci->devs[slot_id]->eps[ep_index];
505 }
506
xhci_virt_ep_to_ring(struct xhci_hcd * xhci,struct xhci_virt_ep * ep,unsigned int stream_id)507 static struct xhci_ring *xhci_virt_ep_to_ring(struct xhci_hcd *xhci,
508 struct xhci_virt_ep *ep,
509 unsigned int stream_id)
510 {
511 /* common case, no streams */
512 if (!(ep->ep_state & EP_HAS_STREAMS))
513 return ep->ring;
514
515 if (!ep->stream_info)
516 return NULL;
517
518 if (stream_id == 0 || stream_id >= ep->stream_info->num_streams) {
519 xhci_warn(xhci, "Invalid stream_id %u request for slot_id %u ep_index %u\n",
520 stream_id, ep->vdev->slot_id, ep->ep_index);
521 return NULL;
522 }
523
524 return ep->stream_info->stream_rings[stream_id];
525 }
526
527 /* Get the right ring for the given slot_id, ep_index and stream_id.
528 * If the endpoint supports streams, boundary check the URB's stream ID.
529 * If the endpoint doesn't support streams, return the singular endpoint ring.
530 */
xhci_triad_to_transfer_ring(struct xhci_hcd * xhci,unsigned int slot_id,unsigned int ep_index,unsigned int stream_id)531 struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
532 unsigned int slot_id, unsigned int ep_index,
533 unsigned int stream_id)
534 {
535 struct xhci_virt_ep *ep;
536
537 ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
538 if (!ep)
539 return NULL;
540
541 return xhci_virt_ep_to_ring(xhci, ep, stream_id);
542 }
543
544
545 /*
546 * Get the hw dequeue pointer xHC stopped on, either directly from the
547 * endpoint context, or if streams are in use from the stream context.
548 * The returned hw_dequeue contains the lowest four bits with cycle state
549 * and possbile stream context type.
550 */
xhci_get_hw_deq(struct xhci_hcd * xhci,struct xhci_virt_device * vdev,unsigned int ep_index,unsigned int stream_id)551 static u64 xhci_get_hw_deq(struct xhci_hcd *xhci, struct xhci_virt_device *vdev,
552 unsigned int ep_index, unsigned int stream_id)
553 {
554 struct xhci_ep_ctx *ep_ctx;
555 struct xhci_stream_ctx *st_ctx;
556 struct xhci_virt_ep *ep;
557
558 ep = &vdev->eps[ep_index];
559
560 if (ep->ep_state & EP_HAS_STREAMS) {
561 st_ctx = &ep->stream_info->stream_ctx_array[stream_id];
562 return le64_to_cpu(st_ctx->stream_ring);
563 }
564 ep_ctx = xhci_get_ep_ctx(xhci, vdev->out_ctx, ep_index);
565 return le64_to_cpu(ep_ctx->deq);
566 }
567
xhci_move_dequeue_past_td(struct xhci_hcd * xhci,unsigned int slot_id,unsigned int ep_index,unsigned int stream_id,struct xhci_td * td)568 static int xhci_move_dequeue_past_td(struct xhci_hcd *xhci,
569 unsigned int slot_id, unsigned int ep_index,
570 unsigned int stream_id, struct xhci_td *td)
571 {
572 struct xhci_virt_device *dev = xhci->devs[slot_id];
573 struct xhci_virt_ep *ep = &dev->eps[ep_index];
574 struct xhci_ring *ep_ring;
575 struct xhci_command *cmd;
576 struct xhci_segment *new_seg;
577 struct xhci_segment *halted_seg = NULL;
578 union xhci_trb *new_deq;
579 int new_cycle;
580 union xhci_trb *halted_trb;
581 int index = 0;
582 dma_addr_t addr;
583 u64 hw_dequeue;
584 bool cycle_found = false;
585 bool td_last_trb_found = false;
586 u32 trb_sct = 0;
587 int ret;
588
589 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
590 ep_index, stream_id);
591 if (!ep_ring) {
592 xhci_warn(xhci, "WARN can't find new dequeue, invalid stream ID %u\n",
593 stream_id);
594 return -ENODEV;
595 }
596 /*
597 * A cancelled TD can complete with a stall if HW cached the trb.
598 * In this case driver can't find td, but if the ring is empty we
599 * can move the dequeue pointer to the current enqueue position.
600 * We shouldn't hit this anymore as cached cancelled TRBs are given back
601 * after clearing the cache, but be on the safe side and keep it anyway
602 */
603 if (!td) {
604 if (list_empty(&ep_ring->td_list)) {
605 new_seg = ep_ring->enq_seg;
606 new_deq = ep_ring->enqueue;
607 new_cycle = ep_ring->cycle_state;
608 xhci_dbg(xhci, "ep ring empty, Set new dequeue = enqueue");
609 goto deq_found;
610 } else {
611 xhci_warn(xhci, "Can't find new dequeue state, missing td\n");
612 return -EINVAL;
613 }
614 }
615
616 hw_dequeue = xhci_get_hw_deq(xhci, dev, ep_index, stream_id);
617 new_seg = ep_ring->deq_seg;
618 new_deq = ep_ring->dequeue;
619
620 /*
621 * Quirk: xHC write-back of the DCS field in the hardware dequeue
622 * pointer is wrong - use the cycle state of the TRB pointed to by
623 * the dequeue pointer.
624 */
625 if (xhci->quirks & XHCI_EP_CTX_BROKEN_DCS &&
626 !(ep->ep_state & EP_HAS_STREAMS))
627 halted_seg = trb_in_td(xhci, td->start_seg,
628 td->first_trb, td->last_trb,
629 hw_dequeue & ~0xf, false);
630 if (halted_seg) {
631 index = ((dma_addr_t)(hw_dequeue & ~0xf) - halted_seg->dma) /
632 sizeof(*halted_trb);
633 halted_trb = &halted_seg->trbs[index];
634 new_cycle = halted_trb->generic.field[3] & 0x1;
635 xhci_dbg(xhci, "Endpoint DCS = %d TRB index = %d cycle = %d\n",
636 (u8)(hw_dequeue & 0x1), index, new_cycle);
637 } else {
638 new_cycle = hw_dequeue & 0x1;
639 }
640
641 /*
642 * We want to find the pointer, segment and cycle state of the new trb
643 * (the one after current TD's last_trb). We know the cycle state at
644 * hw_dequeue, so walk the ring until both hw_dequeue and last_trb are
645 * found.
646 */
647 do {
648 if (!cycle_found && xhci_trb_virt_to_dma(new_seg, new_deq)
649 == (dma_addr_t)(hw_dequeue & ~0xf)) {
650 cycle_found = true;
651 if (td_last_trb_found)
652 break;
653 }
654 if (new_deq == td->last_trb)
655 td_last_trb_found = true;
656
657 if (cycle_found && trb_is_link(new_deq) &&
658 link_trb_toggles_cycle(new_deq))
659 new_cycle ^= 0x1;
660
661 next_trb(xhci, ep_ring, &new_seg, &new_deq);
662
663 /* Search wrapped around, bail out */
664 if (new_deq == ep->ring->dequeue) {
665 xhci_err(xhci, "Error: Failed finding new dequeue state\n");
666 return -EINVAL;
667 }
668
669 } while (!cycle_found || !td_last_trb_found);
670
671 deq_found:
672
673 /* Don't update the ring cycle state for the producer (us). */
674 addr = xhci_trb_virt_to_dma(new_seg, new_deq);
675 if (addr == 0) {
676 xhci_warn(xhci, "Can't find dma of new dequeue ptr\n");
677 xhci_warn(xhci, "deq seg = %p, deq ptr = %p\n", new_seg, new_deq);
678 return -EINVAL;
679 }
680
681 if ((ep->ep_state & SET_DEQ_PENDING)) {
682 xhci_warn(xhci, "Set TR Deq already pending, don't submit for 0x%pad\n",
683 &addr);
684 return -EBUSY;
685 }
686
687 /* This function gets called from contexts where it cannot sleep */
688 cmd = xhci_alloc_command(xhci, false, GFP_ATOMIC);
689 if (!cmd) {
690 xhci_warn(xhci, "Can't alloc Set TR Deq cmd 0x%pad\n", &addr);
691 return -ENOMEM;
692 }
693
694 if (stream_id)
695 trb_sct = SCT_FOR_TRB(SCT_PRI_TR);
696 ret = queue_command(xhci, cmd,
697 lower_32_bits(addr) | trb_sct | new_cycle,
698 upper_32_bits(addr),
699 STREAM_ID_FOR_TRB(stream_id), SLOT_ID_FOR_TRB(slot_id) |
700 EP_ID_FOR_TRB(ep_index) | TRB_TYPE(TRB_SET_DEQ), false);
701 if (ret < 0) {
702 xhci_free_command(xhci, cmd);
703 return ret;
704 }
705 ep->queued_deq_seg = new_seg;
706 ep->queued_deq_ptr = new_deq;
707
708 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
709 "Set TR Deq ptr 0x%llx, cycle %u\n", addr, new_cycle);
710
711 /* Stop the TD queueing code from ringing the doorbell until
712 * this command completes. The HC won't set the dequeue pointer
713 * if the ring is running, and ringing the doorbell starts the
714 * ring running.
715 */
716 ep->ep_state |= SET_DEQ_PENDING;
717 xhci_ring_cmd_db(xhci);
718 return 0;
719 }
720
721 /* flip_cycle means flip the cycle bit of all but the first and last TRB.
722 * (The last TRB actually points to the ring enqueue pointer, which is not part
723 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
724 */
td_to_noop(struct xhci_hcd * xhci,struct xhci_ring * ep_ring,struct xhci_td * td,bool flip_cycle)725 static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
726 struct xhci_td *td, bool flip_cycle)
727 {
728 struct xhci_segment *seg = td->start_seg;
729 union xhci_trb *trb = td->first_trb;
730
731 while (1) {
732 trb_to_noop(trb, TRB_TR_NOOP);
733
734 /* flip cycle if asked to */
735 if (flip_cycle && trb != td->first_trb && trb != td->last_trb)
736 trb->generic.field[3] ^= cpu_to_le32(TRB_CYCLE);
737
738 if (trb == td->last_trb)
739 break;
740
741 next_trb(xhci, ep_ring, &seg, &trb);
742 }
743 }
744
xhci_stop_watchdog_timer_in_irq(struct xhci_hcd * xhci,struct xhci_virt_ep * ep)745 static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
746 struct xhci_virt_ep *ep)
747 {
748 ep->ep_state &= ~EP_STOP_CMD_PENDING;
749 /* Can't del_timer_sync in interrupt */
750 del_timer(&ep->stop_cmd_timer);
751 }
752
753 /*
754 * Must be called with xhci->lock held in interrupt context,
755 * releases and re-acquires xhci->lock
756 */
xhci_giveback_urb_in_irq(struct xhci_hcd * xhci,struct xhci_td * cur_td,int status)757 static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
758 struct xhci_td *cur_td, int status)
759 {
760 struct urb *urb = cur_td->urb;
761 struct urb_priv *urb_priv = urb->hcpriv;
762 struct usb_hcd *hcd = bus_to_hcd(urb->dev->bus);
763
764 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
765 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
766 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
767 if (xhci->quirks & XHCI_AMD_PLL_FIX)
768 usb_amd_quirk_pll_enable();
769 }
770 }
771 xhci_urb_free_priv(urb_priv);
772 usb_hcd_unlink_urb_from_ep(hcd, urb);
773 trace_xhci_urb_giveback(urb);
774 usb_hcd_giveback_urb(hcd, urb, status);
775 }
776
xhci_unmap_td_bounce_buffer(struct xhci_hcd * xhci,struct xhci_ring * ring,struct xhci_td * td)777 static void xhci_unmap_td_bounce_buffer(struct xhci_hcd *xhci,
778 struct xhci_ring *ring, struct xhci_td *td)
779 {
780 struct device *dev = xhci_to_hcd(xhci)->self.controller;
781 struct xhci_segment *seg = td->bounce_seg;
782 struct urb *urb = td->urb;
783 size_t len;
784
785 if (!ring || !seg || !urb)
786 return;
787
788 if (usb_urb_dir_out(urb)) {
789 dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
790 DMA_TO_DEVICE);
791 return;
792 }
793
794 dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
795 DMA_FROM_DEVICE);
796 /* for in tranfers we need to copy the data from bounce to sg */
797 if (urb->num_sgs) {
798 len = sg_pcopy_from_buffer(urb->sg, urb->num_sgs, seg->bounce_buf,
799 seg->bounce_len, seg->bounce_offs);
800 if (len != seg->bounce_len)
801 xhci_warn(xhci, "WARN Wrong bounce buffer read length: %zu != %d\n",
802 len, seg->bounce_len);
803 } else {
804 memcpy(urb->transfer_buffer + seg->bounce_offs, seg->bounce_buf,
805 seg->bounce_len);
806 }
807 seg->bounce_len = 0;
808 seg->bounce_offs = 0;
809 }
810
xhci_td_cleanup(struct xhci_hcd * xhci,struct xhci_td * td,struct xhci_ring * ep_ring,int status)811 static int xhci_td_cleanup(struct xhci_hcd *xhci, struct xhci_td *td,
812 struct xhci_ring *ep_ring, int status)
813 {
814 struct urb *urb = NULL;
815
816 /* Clean up the endpoint's TD list */
817 urb = td->urb;
818
819 /* if a bounce buffer was used to align this td then unmap it */
820 xhci_unmap_td_bounce_buffer(xhci, ep_ring, td);
821
822 /* Do one last check of the actual transfer length.
823 * If the host controller said we transferred more data than the buffer
824 * length, urb->actual_length will be a very big number (since it's
825 * unsigned). Play it safe and say we didn't transfer anything.
826 */
827 if (urb->actual_length > urb->transfer_buffer_length) {
828 xhci_warn(xhci, "URB req %u and actual %u transfer length mismatch\n",
829 urb->transfer_buffer_length, urb->actual_length);
830 urb->actual_length = 0;
831 status = 0;
832 }
833 /* TD might be removed from td_list if we are giving back a cancelled URB */
834 if (!list_empty(&td->td_list))
835 list_del_init(&td->td_list);
836 /* Giving back a cancelled URB, or if a slated TD completed anyway */
837 if (!list_empty(&td->cancelled_td_list))
838 list_del_init(&td->cancelled_td_list);
839
840 inc_td_cnt(urb);
841 /* Giveback the urb when all the tds are completed */
842 if (last_td_in_urb(td)) {
843 if ((urb->actual_length != urb->transfer_buffer_length &&
844 (urb->transfer_flags & URB_SHORT_NOT_OK)) ||
845 (status != 0 && !usb_endpoint_xfer_isoc(&urb->ep->desc)))
846 xhci_dbg(xhci, "Giveback URB %p, len = %d, expected = %d, status = %d\n",
847 urb, urb->actual_length,
848 urb->transfer_buffer_length, status);
849
850 /* set isoc urb status to 0 just as EHCI, UHCI, and OHCI */
851 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
852 status = 0;
853 xhci_giveback_urb_in_irq(xhci, td, status);
854 }
855
856 return 0;
857 }
858
859
860 /* Complete the cancelled URBs we unlinked from td_list. */
xhci_giveback_invalidated_tds(struct xhci_virt_ep * ep)861 static void xhci_giveback_invalidated_tds(struct xhci_virt_ep *ep)
862 {
863 struct xhci_ring *ring;
864 struct xhci_td *td, *tmp_td;
865
866 list_for_each_entry_safe(td, tmp_td, &ep->cancelled_td_list,
867 cancelled_td_list) {
868
869 ring = xhci_urb_to_transfer_ring(ep->xhci, td->urb);
870
871 if (td->cancel_status == TD_CLEARED) {
872 xhci_dbg(ep->xhci, "%s: Giveback cancelled URB %p TD\n",
873 __func__, td->urb);
874 xhci_td_cleanup(ep->xhci, td, ring, td->status);
875 } else {
876 xhci_dbg(ep->xhci, "%s: Keep cancelled URB %p TD as cancel_status is %d\n",
877 __func__, td->urb, td->cancel_status);
878 }
879 if (ep->xhci->xhc_state & XHCI_STATE_DYING)
880 return;
881 }
882 }
883
xhci_reset_halted_ep(struct xhci_hcd * xhci,unsigned int slot_id,unsigned int ep_index,enum xhci_ep_reset_type reset_type)884 static int xhci_reset_halted_ep(struct xhci_hcd *xhci, unsigned int slot_id,
885 unsigned int ep_index, enum xhci_ep_reset_type reset_type)
886 {
887 struct xhci_command *command;
888 int ret = 0;
889
890 command = xhci_alloc_command(xhci, false, GFP_ATOMIC);
891 if (!command) {
892 ret = -ENOMEM;
893 goto done;
894 }
895
896 xhci_dbg(xhci, "%s-reset ep %u, slot %u\n",
897 (reset_type == EP_HARD_RESET) ? "Hard" : "Soft",
898 ep_index, slot_id);
899
900 ret = xhci_queue_reset_ep(xhci, command, slot_id, ep_index, reset_type);
901 done:
902 if (ret)
903 xhci_err(xhci, "ERROR queuing reset endpoint for slot %d ep_index %d, %d\n",
904 slot_id, ep_index, ret);
905 return ret;
906 }
907
xhci_handle_halted_endpoint(struct xhci_hcd * xhci,struct xhci_virt_ep * ep,unsigned int stream_id,struct xhci_td * td,enum xhci_ep_reset_type reset_type)908 static int xhci_handle_halted_endpoint(struct xhci_hcd *xhci,
909 struct xhci_virt_ep *ep, unsigned int stream_id,
910 struct xhci_td *td,
911 enum xhci_ep_reset_type reset_type)
912 {
913 unsigned int slot_id = ep->vdev->slot_id;
914 int err;
915
916 /*
917 * Avoid resetting endpoint if link is inactive. Can cause host hang.
918 * Device will be reset soon to recover the link so don't do anything
919 */
920 if (ep->vdev->flags & VDEV_PORT_ERROR)
921 return -ENODEV;
922
923 /* add td to cancelled list and let reset ep handler take care of it */
924 if (reset_type == EP_HARD_RESET) {
925 ep->ep_state |= EP_HARD_CLEAR_TOGGLE;
926 if (td && list_empty(&td->cancelled_td_list)) {
927 list_add_tail(&td->cancelled_td_list, &ep->cancelled_td_list);
928 td->cancel_status = TD_HALTED;
929 }
930 }
931
932 if (ep->ep_state & EP_HALTED) {
933 xhci_dbg(xhci, "Reset ep command for ep_index %d already pending\n",
934 ep->ep_index);
935 return 0;
936 }
937
938 err = xhci_reset_halted_ep(xhci, slot_id, ep->ep_index, reset_type);
939 if (err)
940 return err;
941
942 ep->ep_state |= EP_HALTED;
943
944 xhci_ring_cmd_db(xhci);
945
946 return 0;
947 }
948
949 /*
950 * Fix up the ep ring first, so HW stops executing cancelled TDs.
951 * We have the xHCI lock, so nothing can modify this list until we drop it.
952 * We're also in the event handler, so we can't get re-interrupted if another
953 * Stop Endpoint command completes.
954 *
955 * only call this when ring is not in a running state
956 */
957
xhci_invalidate_cancelled_tds(struct xhci_virt_ep * ep)958 static int xhci_invalidate_cancelled_tds(struct xhci_virt_ep *ep)
959 {
960 struct xhci_hcd *xhci;
961 struct xhci_td *td = NULL;
962 struct xhci_td *tmp_td = NULL;
963 struct xhci_td *cached_td = NULL;
964 struct xhci_ring *ring;
965 u64 hw_deq;
966 unsigned int slot_id = ep->vdev->slot_id;
967 int err;
968
969 xhci = ep->xhci;
970
971 list_for_each_entry_safe(td, tmp_td, &ep->cancelled_td_list, cancelled_td_list) {
972 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
973 "Removing canceled TD starting at 0x%llx (dma) in stream %u URB %p",
974 (unsigned long long)xhci_trb_virt_to_dma(
975 td->start_seg, td->first_trb),
976 td->urb->stream_id, td->urb);
977 list_del_init(&td->td_list);
978 ring = xhci_urb_to_transfer_ring(xhci, td->urb);
979 if (!ring) {
980 xhci_warn(xhci, "WARN Cancelled URB %p has invalid stream ID %u.\n",
981 td->urb, td->urb->stream_id);
982 continue;
983 }
984 /*
985 * If a ring stopped on the TD we need to cancel then we have to
986 * move the xHC endpoint ring dequeue pointer past this TD.
987 * Rings halted due to STALL may show hw_deq is past the stalled
988 * TD, but still require a set TR Deq command to flush xHC cache.
989 */
990 hw_deq = xhci_get_hw_deq(xhci, ep->vdev, ep->ep_index,
991 td->urb->stream_id);
992 hw_deq &= ~0xf;
993
994 if (td->cancel_status == TD_HALTED ||
995 trb_in_td(xhci, td->start_seg, td->first_trb, td->last_trb, hw_deq, false)) {
996 switch (td->cancel_status) {
997 case TD_CLEARED: /* TD is already no-op */
998 case TD_CLEARING_CACHE: /* set TR deq command already queued */
999 break;
1000 case TD_DIRTY: /* TD is cached, clear it */
1001 case TD_HALTED:
1002 td->cancel_status = TD_CLEARING_CACHE;
1003 if (cached_td)
1004 /* FIXME stream case, several stopped rings */
1005 xhci_dbg(xhci,
1006 "Move dq past stream %u URB %p instead of stream %u URB %p\n",
1007 td->urb->stream_id, td->urb,
1008 cached_td->urb->stream_id, cached_td->urb);
1009 cached_td = td;
1010 ring->num_trbs_free += td->num_trbs;
1011 break;
1012 }
1013 } else {
1014 td_to_noop(xhci, ring, td, false);
1015 td->cancel_status = TD_CLEARED;
1016 ring->num_trbs_free += td->num_trbs;
1017 }
1018 }
1019
1020 /* If there's no need to move the dequeue pointer then we're done */
1021 if (!cached_td)
1022 return 0;
1023
1024 err = xhci_move_dequeue_past_td(xhci, slot_id, ep->ep_index,
1025 cached_td->urb->stream_id,
1026 cached_td);
1027 if (err) {
1028 /* Failed to move past cached td, just set cached TDs to no-op */
1029 list_for_each_entry_safe(td, tmp_td, &ep->cancelled_td_list, cancelled_td_list) {
1030 if (td->cancel_status != TD_CLEARING_CACHE)
1031 continue;
1032 xhci_dbg(xhci, "Failed to clear cancelled cached URB %p, mark clear anyway\n",
1033 td->urb);
1034 td_to_noop(xhci, ring, td, false);
1035 td->cancel_status = TD_CLEARED;
1036 }
1037 }
1038 return 0;
1039 }
1040
1041 /*
1042 * Returns the TD the endpoint ring halted on.
1043 * Only call for non-running rings without streams.
1044 */
find_halted_td(struct xhci_virt_ep * ep)1045 static struct xhci_td *find_halted_td(struct xhci_virt_ep *ep)
1046 {
1047 struct xhci_td *td;
1048 u64 hw_deq;
1049
1050 if (!list_empty(&ep->ring->td_list)) { /* Not streams compatible */
1051 hw_deq = xhci_get_hw_deq(ep->xhci, ep->vdev, ep->ep_index, 0);
1052 hw_deq &= ~0xf;
1053 td = list_first_entry(&ep->ring->td_list, struct xhci_td, td_list);
1054 if (trb_in_td(ep->xhci, td->start_seg, td->first_trb,
1055 td->last_trb, hw_deq, false))
1056 return td;
1057 }
1058 return NULL;
1059 }
1060
1061 /*
1062 * When we get a command completion for a Stop Endpoint Command, we need to
1063 * unlink any cancelled TDs from the ring. There are two ways to do that:
1064 *
1065 * 1. If the HW was in the middle of processing the TD that needs to be
1066 * cancelled, then we must move the ring's dequeue pointer past the last TRB
1067 * in the TD with a Set Dequeue Pointer Command.
1068 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
1069 * bit cleared) so that the HW will skip over them.
1070 */
xhci_handle_cmd_stop_ep(struct xhci_hcd * xhci,int slot_id,union xhci_trb * trb,u32 comp_code)1071 static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id,
1072 union xhci_trb *trb, u32 comp_code)
1073 {
1074 unsigned int ep_index;
1075 struct xhci_virt_ep *ep;
1076 struct xhci_ep_ctx *ep_ctx;
1077 struct xhci_td *td = NULL;
1078 enum xhci_ep_reset_type reset_type;
1079 struct xhci_command *command;
1080 int err;
1081
1082 if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) {
1083 if (!xhci->devs[slot_id])
1084 xhci_warn(xhci, "Stop endpoint command completion for disabled slot %u\n",
1085 slot_id);
1086 return;
1087 }
1088
1089 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1090 ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
1091 if (!ep)
1092 return;
1093
1094 ep_ctx = xhci_get_ep_ctx(xhci, ep->vdev->out_ctx, ep_index);
1095
1096 trace_xhci_handle_cmd_stop_ep(ep_ctx);
1097
1098 if (comp_code == COMP_CONTEXT_STATE_ERROR) {
1099 /*
1100 * If stop endpoint command raced with a halting endpoint we need to
1101 * reset the host side endpoint first.
1102 * If the TD we halted on isn't cancelled the TD should be given back
1103 * with a proper error code, and the ring dequeue moved past the TD.
1104 * If streams case we can't find hw_deq, or the TD we halted on so do a
1105 * soft reset.
1106 *
1107 * Proper error code is unknown here, it would be -EPIPE if device side
1108 * of enadpoit halted (aka STALL), and -EPROTO if not (transaction error)
1109 * We use -EPROTO, if device is stalled it should return a stall error on
1110 * next transfer, which then will return -EPIPE, and device side stall is
1111 * noted and cleared by class driver.
1112 */
1113 switch (GET_EP_CTX_STATE(ep_ctx)) {
1114 case EP_STATE_HALTED:
1115 xhci_dbg(xhci, "Stop ep completion raced with stall, reset ep\n");
1116 if (ep->ep_state & EP_HAS_STREAMS) {
1117 reset_type = EP_SOFT_RESET;
1118 } else {
1119 reset_type = EP_HARD_RESET;
1120 td = find_halted_td(ep);
1121 if (td)
1122 td->status = -EPROTO;
1123 }
1124 /* reset ep, reset handler cleans up cancelled tds */
1125 err = xhci_handle_halted_endpoint(xhci, ep, 0, td,
1126 reset_type);
1127 if (err)
1128 break;
1129 xhci_stop_watchdog_timer_in_irq(xhci, ep);
1130 return;
1131 case EP_STATE_RUNNING:
1132 /* Race, HW handled stop ep cmd before ep was running */
1133 xhci_dbg(xhci, "Stop ep completion ctx error, ep is running\n");
1134
1135 command = xhci_alloc_command(xhci, false, GFP_ATOMIC);
1136 if (!command)
1137 xhci_stop_watchdog_timer_in_irq(xhci, ep);
1138
1139 mod_timer(&ep->stop_cmd_timer,
1140 jiffies + XHCI_STOP_EP_CMD_TIMEOUT * HZ);
1141 xhci_queue_stop_endpoint(xhci, command, slot_id, ep_index, 0);
1142 xhci_ring_cmd_db(xhci);
1143
1144 return;
1145 default:
1146 break;
1147 }
1148 }
1149 /* will queue a set TR deq if stopped on a cancelled, uncleared TD */
1150 xhci_invalidate_cancelled_tds(ep);
1151 xhci_stop_watchdog_timer_in_irq(xhci, ep);
1152
1153 /* Otherwise ring the doorbell(s) to restart queued transfers */
1154 xhci_giveback_invalidated_tds(ep);
1155 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1156 }
1157
xhci_kill_ring_urbs(struct xhci_hcd * xhci,struct xhci_ring * ring)1158 static void xhci_kill_ring_urbs(struct xhci_hcd *xhci, struct xhci_ring *ring)
1159 {
1160 struct xhci_td *cur_td;
1161 struct xhci_td *tmp;
1162
1163 list_for_each_entry_safe(cur_td, tmp, &ring->td_list, td_list) {
1164 list_del_init(&cur_td->td_list);
1165
1166 if (!list_empty(&cur_td->cancelled_td_list))
1167 list_del_init(&cur_td->cancelled_td_list);
1168
1169 xhci_unmap_td_bounce_buffer(xhci, ring, cur_td);
1170
1171 inc_td_cnt(cur_td->urb);
1172 if (last_td_in_urb(cur_td))
1173 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
1174 }
1175 }
1176
xhci_kill_endpoint_urbs(struct xhci_hcd * xhci,int slot_id,int ep_index)1177 static void xhci_kill_endpoint_urbs(struct xhci_hcd *xhci,
1178 int slot_id, int ep_index)
1179 {
1180 struct xhci_td *cur_td;
1181 struct xhci_td *tmp;
1182 struct xhci_virt_ep *ep;
1183 struct xhci_ring *ring;
1184
1185 ep = &xhci->devs[slot_id]->eps[ep_index];
1186 if ((ep->ep_state & EP_HAS_STREAMS) ||
1187 (ep->ep_state & EP_GETTING_NO_STREAMS)) {
1188 int stream_id;
1189
1190 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
1191 stream_id++) {
1192 ring = ep->stream_info->stream_rings[stream_id];
1193 if (!ring)
1194 continue;
1195
1196 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1197 "Killing URBs for slot ID %u, ep index %u, stream %u",
1198 slot_id, ep_index, stream_id);
1199 xhci_kill_ring_urbs(xhci, ring);
1200 }
1201 } else {
1202 ring = ep->ring;
1203 if (!ring)
1204 return;
1205 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1206 "Killing URBs for slot ID %u, ep index %u",
1207 slot_id, ep_index);
1208 xhci_kill_ring_urbs(xhci, ring);
1209 }
1210
1211 list_for_each_entry_safe(cur_td, tmp, &ep->cancelled_td_list,
1212 cancelled_td_list) {
1213 list_del_init(&cur_td->cancelled_td_list);
1214 inc_td_cnt(cur_td->urb);
1215
1216 if (last_td_in_urb(cur_td))
1217 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
1218 }
1219 }
1220
1221 /*
1222 * host controller died, register read returns 0xffffffff
1223 * Complete pending commands, mark them ABORTED.
1224 * URBs need to be given back as usb core might be waiting with device locks
1225 * held for the URBs to finish during device disconnect, blocking host remove.
1226 *
1227 * Call with xhci->lock held.
1228 * lock is relased and re-acquired while giving back urb.
1229 */
xhci_hc_died(struct xhci_hcd * xhci)1230 void xhci_hc_died(struct xhci_hcd *xhci)
1231 {
1232 int i, j;
1233
1234 if (xhci->xhc_state & XHCI_STATE_DYING)
1235 return;
1236
1237 xhci_err(xhci, "xHCI host controller not responding, assume dead\n");
1238 xhci->xhc_state |= XHCI_STATE_DYING;
1239
1240 xhci_cleanup_command_queue(xhci);
1241
1242 /* return any pending urbs, remove may be waiting for them */
1243 for (i = 0; i <= HCS_MAX_SLOTS(xhci->hcs_params1); i++) {
1244 if (!xhci->devs[i])
1245 continue;
1246 for (j = 0; j < 31; j++)
1247 xhci_kill_endpoint_urbs(xhci, i, j);
1248 }
1249
1250 /* inform usb core hc died if PCI remove isn't already handling it */
1251 if (!(xhci->xhc_state & XHCI_STATE_REMOVING))
1252 usb_hc_died(xhci_to_hcd(xhci));
1253 }
1254
1255 /* Watchdog timer function for when a stop endpoint command fails to complete.
1256 * In this case, we assume the host controller is broken or dying or dead. The
1257 * host may still be completing some other events, so we have to be careful to
1258 * let the event ring handler and the URB dequeueing/enqueueing functions know
1259 * through xhci->state.
1260 *
1261 * The timer may also fire if the host takes a very long time to respond to the
1262 * command, and the stop endpoint command completion handler cannot delete the
1263 * timer before the timer function is called. Another endpoint cancellation may
1264 * sneak in before the timer function can grab the lock, and that may queue
1265 * another stop endpoint command and add the timer back. So we cannot use a
1266 * simple flag to say whether there is a pending stop endpoint command for a
1267 * particular endpoint.
1268 *
1269 * Instead we use a combination of that flag and checking if a new timer is
1270 * pending.
1271 */
xhci_stop_endpoint_command_watchdog(struct timer_list * t)1272 void xhci_stop_endpoint_command_watchdog(struct timer_list *t)
1273 {
1274 struct xhci_virt_ep *ep = from_timer(ep, t, stop_cmd_timer);
1275 struct xhci_hcd *xhci = ep->xhci;
1276 unsigned long flags;
1277 u32 usbsts;
1278 char str[XHCI_MSG_MAX];
1279
1280 spin_lock_irqsave(&xhci->lock, flags);
1281
1282 /* bail out if cmd completed but raced with stop ep watchdog timer.*/
1283 if (!(ep->ep_state & EP_STOP_CMD_PENDING) ||
1284 timer_pending(&ep->stop_cmd_timer)) {
1285 spin_unlock_irqrestore(&xhci->lock, flags);
1286 xhci_dbg(xhci, "Stop EP timer raced with cmd completion, exit");
1287 return;
1288 }
1289 usbsts = readl(&xhci->op_regs->status);
1290
1291 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
1292 xhci_warn(xhci, "USBSTS:%s\n", xhci_decode_usbsts(str, usbsts));
1293
1294 ep->ep_state &= ~EP_STOP_CMD_PENDING;
1295
1296 xhci_halt(xhci);
1297
1298 /*
1299 * handle a stop endpoint cmd timeout as if host died (-ENODEV).
1300 * In the future we could distinguish between -ENODEV and -ETIMEDOUT
1301 * and try to recover a -ETIMEDOUT with a host controller reset
1302 */
1303 xhci_hc_died(xhci);
1304
1305 spin_unlock_irqrestore(&xhci->lock, flags);
1306 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1307 "xHCI host controller is dead.");
1308 }
1309
update_ring_for_set_deq_completion(struct xhci_hcd * xhci,struct xhci_virt_device * dev,struct xhci_ring * ep_ring,unsigned int ep_index)1310 static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
1311 struct xhci_virt_device *dev,
1312 struct xhci_ring *ep_ring,
1313 unsigned int ep_index)
1314 {
1315 union xhci_trb *dequeue_temp;
1316
1317 dequeue_temp = ep_ring->dequeue;
1318
1319 /* If we get two back-to-back stalls, and the first stalled transfer
1320 * ends just before a link TRB, the dequeue pointer will be left on
1321 * the link TRB by the code in the while loop. So we have to update
1322 * the dequeue pointer one segment further, or we'll jump off
1323 * the segment into la-la-land.
1324 */
1325 if (trb_is_link(ep_ring->dequeue)) {
1326 ep_ring->deq_seg = ep_ring->deq_seg->next;
1327 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1328 }
1329
1330 while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
1331 ep_ring->dequeue++;
1332 if (trb_is_link(ep_ring->dequeue)) {
1333 if (ep_ring->dequeue ==
1334 dev->eps[ep_index].queued_deq_ptr)
1335 break;
1336 ep_ring->deq_seg = ep_ring->deq_seg->next;
1337 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1338 }
1339 if (ep_ring->dequeue == dequeue_temp) {
1340 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
1341 break;
1342 }
1343 }
1344 }
1345
1346 /*
1347 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
1348 * we need to clear the set deq pending flag in the endpoint ring state, so that
1349 * the TD queueing code can ring the doorbell again. We also need to ring the
1350 * endpoint doorbell to restart the ring, but only if there aren't more
1351 * cancellations pending.
1352 */
xhci_handle_cmd_set_deq(struct xhci_hcd * xhci,int slot_id,union xhci_trb * trb,u32 cmd_comp_code)1353 static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id,
1354 union xhci_trb *trb, u32 cmd_comp_code)
1355 {
1356 unsigned int ep_index;
1357 unsigned int stream_id;
1358 struct xhci_ring *ep_ring;
1359 struct xhci_virt_ep *ep;
1360 struct xhci_ep_ctx *ep_ctx;
1361 struct xhci_slot_ctx *slot_ctx;
1362 struct xhci_td *td, *tmp_td;
1363
1364 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1365 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
1366 ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
1367 if (!ep)
1368 return;
1369
1370 ep_ring = xhci_virt_ep_to_ring(xhci, ep, stream_id);
1371 if (!ep_ring) {
1372 xhci_warn(xhci, "WARN Set TR deq ptr command for freed stream ID %u\n",
1373 stream_id);
1374 /* XXX: Harmless??? */
1375 goto cleanup;
1376 }
1377
1378 ep_ctx = xhci_get_ep_ctx(xhci, ep->vdev->out_ctx, ep_index);
1379 slot_ctx = xhci_get_slot_ctx(xhci, ep->vdev->out_ctx);
1380 trace_xhci_handle_cmd_set_deq(slot_ctx);
1381 trace_xhci_handle_cmd_set_deq_ep(ep_ctx);
1382
1383 if (cmd_comp_code != COMP_SUCCESS) {
1384 unsigned int ep_state;
1385 unsigned int slot_state;
1386
1387 switch (cmd_comp_code) {
1388 case COMP_TRB_ERROR:
1389 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because of stream ID configuration\n");
1390 break;
1391 case COMP_CONTEXT_STATE_ERROR:
1392 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due to incorrect slot or ep state.\n");
1393 ep_state = GET_EP_CTX_STATE(ep_ctx);
1394 slot_state = le32_to_cpu(slot_ctx->dev_state);
1395 slot_state = GET_SLOT_STATE(slot_state);
1396 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1397 "Slot state = %u, EP state = %u",
1398 slot_state, ep_state);
1399 break;
1400 case COMP_SLOT_NOT_ENABLED_ERROR:
1401 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because slot %u was not enabled.\n",
1402 slot_id);
1403 break;
1404 default:
1405 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown completion code of %u.\n",
1406 cmd_comp_code);
1407 break;
1408 }
1409 /* OK what do we do now? The endpoint state is hosed, and we
1410 * should never get to this point if the synchronization between
1411 * queueing, and endpoint state are correct. This might happen
1412 * if the device gets disconnected after we've finished
1413 * cancelling URBs, which might not be an error...
1414 */
1415 } else {
1416 u64 deq;
1417 /* 4.6.10 deq ptr is written to the stream ctx for streams */
1418 if (ep->ep_state & EP_HAS_STREAMS) {
1419 struct xhci_stream_ctx *ctx =
1420 &ep->stream_info->stream_ctx_array[stream_id];
1421 deq = le64_to_cpu(ctx->stream_ring) & SCTX_DEQ_MASK;
1422 } else {
1423 deq = le64_to_cpu(ep_ctx->deq) & ~EP_CTX_CYCLE_MASK;
1424 }
1425 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1426 "Successful Set TR Deq Ptr cmd, deq = @%08llx", deq);
1427 if (xhci_trb_virt_to_dma(ep->queued_deq_seg,
1428 ep->queued_deq_ptr) == deq) {
1429 /* Update the ring's dequeue segment and dequeue pointer
1430 * to reflect the new position.
1431 */
1432 update_ring_for_set_deq_completion(xhci, ep->vdev,
1433 ep_ring, ep_index);
1434 } else {
1435 xhci_warn(xhci, "Mismatch between completed Set TR Deq Ptr command & xHCI internal state.\n");
1436 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
1437 ep->queued_deq_seg, ep->queued_deq_ptr);
1438 }
1439 }
1440 /* HW cached TDs cleared from cache, give them back */
1441 list_for_each_entry_safe(td, tmp_td, &ep->cancelled_td_list,
1442 cancelled_td_list) {
1443 ep_ring = xhci_urb_to_transfer_ring(ep->xhci, td->urb);
1444 if (td->cancel_status == TD_CLEARING_CACHE) {
1445 td->cancel_status = TD_CLEARED;
1446 xhci_dbg(ep->xhci, "%s: Giveback cancelled URB %p TD\n",
1447 __func__, td->urb);
1448 xhci_td_cleanup(ep->xhci, td, ep_ring, td->status);
1449 } else {
1450 xhci_dbg(ep->xhci, "%s: Keep cancelled URB %p TD as cancel_status is %d\n",
1451 __func__, td->urb, td->cancel_status);
1452 }
1453 }
1454 cleanup:
1455 ep->ep_state &= ~SET_DEQ_PENDING;
1456 ep->queued_deq_seg = NULL;
1457 ep->queued_deq_ptr = NULL;
1458 /* Restart any rings with pending URBs */
1459 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1460 }
1461
xhci_handle_cmd_reset_ep(struct xhci_hcd * xhci,int slot_id,union xhci_trb * trb,u32 cmd_comp_code)1462 static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id,
1463 union xhci_trb *trb, u32 cmd_comp_code)
1464 {
1465 struct xhci_virt_ep *ep;
1466 struct xhci_ep_ctx *ep_ctx;
1467 unsigned int ep_index;
1468
1469 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1470 ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
1471 if (!ep)
1472 return;
1473
1474 ep_ctx = xhci_get_ep_ctx(xhci, ep->vdev->out_ctx, ep_index);
1475 trace_xhci_handle_cmd_reset_ep(ep_ctx);
1476
1477 /* This command will only fail if the endpoint wasn't halted,
1478 * but we don't care.
1479 */
1480 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
1481 "Ignoring reset ep completion code of %u", cmd_comp_code);
1482
1483 /* Cleanup cancelled TDs as ep is stopped. May queue a Set TR Deq cmd */
1484 xhci_invalidate_cancelled_tds(ep);
1485
1486 if (xhci->quirks & XHCI_RESET_EP_QUIRK)
1487 xhci_dbg(xhci, "Note: Removed workaround to queue config ep for this hw");
1488 /* Clear our internal halted state */
1489 ep->ep_state &= ~EP_HALTED;
1490
1491 xhci_giveback_invalidated_tds(ep);
1492
1493 /* if this was a soft reset, then restart */
1494 if ((le32_to_cpu(trb->generic.field[3])) & TRB_TSP)
1495 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1496 }
1497
xhci_handle_cmd_enable_slot(struct xhci_hcd * xhci,int slot_id,struct xhci_command * command,u32 cmd_comp_code)1498 static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id,
1499 struct xhci_command *command, u32 cmd_comp_code)
1500 {
1501 if (cmd_comp_code == COMP_SUCCESS)
1502 command->slot_id = slot_id;
1503 else
1504 command->slot_id = 0;
1505 }
1506
xhci_handle_cmd_disable_slot(struct xhci_hcd * xhci,int slot_id)1507 static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id)
1508 {
1509 struct xhci_virt_device *virt_dev;
1510 struct xhci_slot_ctx *slot_ctx;
1511
1512 virt_dev = xhci->devs[slot_id];
1513 if (!virt_dev)
1514 return;
1515
1516 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
1517 trace_xhci_handle_cmd_disable_slot(slot_ctx);
1518
1519 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1520 /* Delete default control endpoint resources */
1521 xhci_free_device_endpoint_resources(xhci, virt_dev, true);
1522 }
1523
xhci_handle_cmd_config_ep(struct xhci_hcd * xhci,int slot_id,u32 cmd_comp_code)1524 static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id,
1525 u32 cmd_comp_code)
1526 {
1527 struct xhci_virt_device *virt_dev;
1528 struct xhci_input_control_ctx *ctrl_ctx;
1529 struct xhci_ep_ctx *ep_ctx;
1530 unsigned int ep_index;
1531 unsigned int ep_state;
1532 u32 add_flags, drop_flags;
1533
1534 /*
1535 * Configure endpoint commands can come from the USB core
1536 * configuration or alt setting changes, or because the HW
1537 * needed an extra configure endpoint command after a reset
1538 * endpoint command or streams were being configured.
1539 * If the command was for a halted endpoint, the xHCI driver
1540 * is not waiting on the configure endpoint command.
1541 */
1542 virt_dev = xhci->devs[slot_id];
1543 if (!virt_dev)
1544 return;
1545 ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
1546 if (!ctrl_ctx) {
1547 xhci_warn(xhci, "Could not get input context, bad type.\n");
1548 return;
1549 }
1550
1551 add_flags = le32_to_cpu(ctrl_ctx->add_flags);
1552 drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
1553 /* Input ctx add_flags are the endpoint index plus one */
1554 ep_index = xhci_last_valid_endpoint(add_flags) - 1;
1555
1556 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->out_ctx, ep_index);
1557 trace_xhci_handle_cmd_config_ep(ep_ctx);
1558
1559 /* A usb_set_interface() call directly after clearing a halted
1560 * condition may race on this quirky hardware. Not worth
1561 * worrying about, since this is prototype hardware. Not sure
1562 * if this will work for streams, but streams support was
1563 * untested on this prototype.
1564 */
1565 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
1566 ep_index != (unsigned int) -1 &&
1567 add_flags - SLOT_FLAG == drop_flags) {
1568 ep_state = virt_dev->eps[ep_index].ep_state;
1569 if (!(ep_state & EP_HALTED))
1570 return;
1571 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1572 "Completed config ep cmd - "
1573 "last ep index = %d, state = %d",
1574 ep_index, ep_state);
1575 /* Clear internal halted state and restart ring(s) */
1576 virt_dev->eps[ep_index].ep_state &= ~EP_HALTED;
1577 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1578 return;
1579 }
1580 return;
1581 }
1582
xhci_handle_cmd_addr_dev(struct xhci_hcd * xhci,int slot_id)1583 static void xhci_handle_cmd_addr_dev(struct xhci_hcd *xhci, int slot_id)
1584 {
1585 struct xhci_virt_device *vdev;
1586 struct xhci_slot_ctx *slot_ctx;
1587
1588 vdev = xhci->devs[slot_id];
1589 if (!vdev)
1590 return;
1591 slot_ctx = xhci_get_slot_ctx(xhci, vdev->out_ctx);
1592 trace_xhci_handle_cmd_addr_dev(slot_ctx);
1593 }
1594
xhci_handle_cmd_reset_dev(struct xhci_hcd * xhci,int slot_id)1595 static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id)
1596 {
1597 struct xhci_virt_device *vdev;
1598 struct xhci_slot_ctx *slot_ctx;
1599
1600 vdev = xhci->devs[slot_id];
1601 if (!vdev) {
1602 xhci_warn(xhci, "Reset device command completion for disabled slot %u\n",
1603 slot_id);
1604 return;
1605 }
1606 slot_ctx = xhci_get_slot_ctx(xhci, vdev->out_ctx);
1607 trace_xhci_handle_cmd_reset_dev(slot_ctx);
1608
1609 xhci_dbg(xhci, "Completed reset device command.\n");
1610 }
1611
xhci_handle_cmd_nec_get_fw(struct xhci_hcd * xhci,struct xhci_event_cmd * event)1612 static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci,
1613 struct xhci_event_cmd *event)
1614 {
1615 if (!(xhci->quirks & XHCI_NEC_HOST)) {
1616 xhci_warn(xhci, "WARN NEC_GET_FW command on non-NEC host\n");
1617 return;
1618 }
1619 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1620 "NEC firmware version %2x.%02x",
1621 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1622 NEC_FW_MINOR(le32_to_cpu(event->status)));
1623 }
1624
xhci_complete_del_and_free_cmd(struct xhci_command * cmd,u32 status)1625 static void xhci_complete_del_and_free_cmd(struct xhci_command *cmd, u32 status)
1626 {
1627 list_del(&cmd->cmd_list);
1628
1629 if (cmd->completion) {
1630 cmd->status = status;
1631 complete(cmd->completion);
1632 } else {
1633 kfree(cmd);
1634 }
1635 }
1636
xhci_cleanup_command_queue(struct xhci_hcd * xhci)1637 void xhci_cleanup_command_queue(struct xhci_hcd *xhci)
1638 {
1639 struct xhci_command *cur_cmd, *tmp_cmd;
1640 xhci->current_cmd = NULL;
1641 list_for_each_entry_safe(cur_cmd, tmp_cmd, &xhci->cmd_list, cmd_list)
1642 xhci_complete_del_and_free_cmd(cur_cmd, COMP_COMMAND_ABORTED);
1643 }
1644
xhci_handle_command_timeout(struct work_struct * work)1645 void xhci_handle_command_timeout(struct work_struct *work)
1646 {
1647 struct xhci_hcd *xhci;
1648 unsigned long flags;
1649 u64 hw_ring_state;
1650
1651 xhci = container_of(to_delayed_work(work), struct xhci_hcd, cmd_timer);
1652
1653 spin_lock_irqsave(&xhci->lock, flags);
1654
1655 /*
1656 * If timeout work is pending, or current_cmd is NULL, it means we
1657 * raced with command completion. Command is handled so just return.
1658 */
1659 if (!xhci->current_cmd || delayed_work_pending(&xhci->cmd_timer)) {
1660 spin_unlock_irqrestore(&xhci->lock, flags);
1661 return;
1662 }
1663 /* mark this command to be cancelled */
1664 xhci->current_cmd->status = COMP_COMMAND_ABORTED;
1665
1666 /* Make sure command ring is running before aborting it */
1667 hw_ring_state = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
1668 if (hw_ring_state == ~(u64)0) {
1669 xhci_hc_died(xhci);
1670 goto time_out_completed;
1671 }
1672
1673 if ((xhci->cmd_ring_state & CMD_RING_STATE_RUNNING) &&
1674 (hw_ring_state & CMD_RING_RUNNING)) {
1675 /* Prevent new doorbell, and start command abort */
1676 xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
1677 xhci_dbg(xhci, "Command timeout\n");
1678 xhci_abort_cmd_ring(xhci, flags);
1679 goto time_out_completed;
1680 }
1681
1682 /* host removed. Bail out */
1683 if (xhci->xhc_state & XHCI_STATE_REMOVING) {
1684 xhci_dbg(xhci, "host removed, ring start fail?\n");
1685 xhci_cleanup_command_queue(xhci);
1686
1687 goto time_out_completed;
1688 }
1689
1690 /* command timeout on stopped ring, ring can't be aborted */
1691 xhci_dbg(xhci, "Command timeout on stopped ring\n");
1692 xhci_handle_stopped_cmd_ring(xhci, xhci->current_cmd);
1693
1694 time_out_completed:
1695 spin_unlock_irqrestore(&xhci->lock, flags);
1696 return;
1697 }
1698
handle_cmd_completion(struct xhci_hcd * xhci,struct xhci_event_cmd * event)1699 static void handle_cmd_completion(struct xhci_hcd *xhci,
1700 struct xhci_event_cmd *event)
1701 {
1702 unsigned int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
1703 u64 cmd_dma;
1704 dma_addr_t cmd_dequeue_dma;
1705 u32 cmd_comp_code;
1706 union xhci_trb *cmd_trb;
1707 struct xhci_command *cmd;
1708 u32 cmd_type;
1709
1710 if (slot_id >= MAX_HC_SLOTS) {
1711 xhci_warn(xhci, "Invalid slot_id %u\n", slot_id);
1712 return;
1713 }
1714
1715 cmd_dma = le64_to_cpu(event->cmd_trb);
1716 cmd_trb = xhci->cmd_ring->dequeue;
1717
1718 trace_xhci_handle_command(xhci->cmd_ring, &cmd_trb->generic);
1719
1720 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
1721 cmd_trb);
1722 /*
1723 * Check whether the completion event is for our internal kept
1724 * command.
1725 */
1726 if (!cmd_dequeue_dma || cmd_dma != (u64)cmd_dequeue_dma) {
1727 xhci_warn(xhci,
1728 "ERROR mismatched command completion event\n");
1729 return;
1730 }
1731
1732 cmd = list_first_entry(&xhci->cmd_list, struct xhci_command, cmd_list);
1733
1734 cancel_delayed_work(&xhci->cmd_timer);
1735
1736 cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status));
1737
1738 /* If CMD ring stopped we own the trbs between enqueue and dequeue */
1739 if (cmd_comp_code == COMP_COMMAND_RING_STOPPED) {
1740 complete_all(&xhci->cmd_ring_stop_completion);
1741 return;
1742 }
1743
1744 if (cmd->command_trb != xhci->cmd_ring->dequeue) {
1745 xhci_err(xhci,
1746 "Command completion event does not match command\n");
1747 return;
1748 }
1749
1750 /*
1751 * Host aborted the command ring, check if the current command was
1752 * supposed to be aborted, otherwise continue normally.
1753 * The command ring is stopped now, but the xHC will issue a Command
1754 * Ring Stopped event which will cause us to restart it.
1755 */
1756 if (cmd_comp_code == COMP_COMMAND_ABORTED) {
1757 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
1758 if (cmd->status == COMP_COMMAND_ABORTED) {
1759 if (xhci->current_cmd == cmd)
1760 xhci->current_cmd = NULL;
1761 goto event_handled;
1762 }
1763 }
1764
1765 cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3]));
1766 switch (cmd_type) {
1767 case TRB_ENABLE_SLOT:
1768 xhci_handle_cmd_enable_slot(xhci, slot_id, cmd, cmd_comp_code);
1769 break;
1770 case TRB_DISABLE_SLOT:
1771 xhci_handle_cmd_disable_slot(xhci, slot_id);
1772 break;
1773 case TRB_CONFIG_EP:
1774 if (!cmd->completion)
1775 xhci_handle_cmd_config_ep(xhci, slot_id, cmd_comp_code);
1776 break;
1777 case TRB_EVAL_CONTEXT:
1778 break;
1779 case TRB_ADDR_DEV:
1780 xhci_handle_cmd_addr_dev(xhci, slot_id);
1781 break;
1782 case TRB_STOP_RING:
1783 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1784 le32_to_cpu(cmd_trb->generic.field[3])));
1785 if (!cmd->completion)
1786 xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb,
1787 cmd_comp_code);
1788 break;
1789 case TRB_SET_DEQ:
1790 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1791 le32_to_cpu(cmd_trb->generic.field[3])));
1792 xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code);
1793 break;
1794 case TRB_CMD_NOOP:
1795 /* Is this an aborted command turned to NO-OP? */
1796 if (cmd->status == COMP_COMMAND_RING_STOPPED)
1797 cmd_comp_code = COMP_COMMAND_RING_STOPPED;
1798 break;
1799 case TRB_RESET_EP:
1800 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1801 le32_to_cpu(cmd_trb->generic.field[3])));
1802 xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code);
1803 break;
1804 case TRB_RESET_DEV:
1805 /* SLOT_ID field in reset device cmd completion event TRB is 0.
1806 * Use the SLOT_ID from the command TRB instead (xhci 4.6.11)
1807 */
1808 slot_id = TRB_TO_SLOT_ID(
1809 le32_to_cpu(cmd_trb->generic.field[3]));
1810 xhci_handle_cmd_reset_dev(xhci, slot_id);
1811 break;
1812 case TRB_NEC_GET_FW:
1813 xhci_handle_cmd_nec_get_fw(xhci, event);
1814 break;
1815 default:
1816 /* Skip over unknown commands on the event ring */
1817 xhci_info(xhci, "INFO unknown command type %d\n", cmd_type);
1818 break;
1819 }
1820
1821 /* restart timer if this wasn't the last command */
1822 if (!list_is_singular(&xhci->cmd_list)) {
1823 xhci->current_cmd = list_first_entry(&cmd->cmd_list,
1824 struct xhci_command, cmd_list);
1825 xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
1826 } else if (xhci->current_cmd == cmd) {
1827 xhci->current_cmd = NULL;
1828 }
1829
1830 event_handled:
1831 xhci_complete_del_and_free_cmd(cmd, cmd_comp_code);
1832
1833 inc_deq(xhci, xhci->cmd_ring);
1834 }
1835
handle_vendor_event(struct xhci_hcd * xhci,union xhci_trb * event,u32 trb_type)1836 static void handle_vendor_event(struct xhci_hcd *xhci,
1837 union xhci_trb *event, u32 trb_type)
1838 {
1839 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1840 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1841 handle_cmd_completion(xhci, &event->event_cmd);
1842 }
1843
handle_device_notification(struct xhci_hcd * xhci,union xhci_trb * event)1844 static void handle_device_notification(struct xhci_hcd *xhci,
1845 union xhci_trb *event)
1846 {
1847 u32 slot_id;
1848 struct usb_device *udev;
1849
1850 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3]));
1851 if (!xhci->devs[slot_id]) {
1852 xhci_warn(xhci, "Device Notification event for "
1853 "unused slot %u\n", slot_id);
1854 return;
1855 }
1856
1857 xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1858 slot_id);
1859 udev = xhci->devs[slot_id]->udev;
1860 if (udev && udev->parent)
1861 usb_wakeup_notification(udev->parent, udev->portnum);
1862 }
1863
1864 /*
1865 * Quirk hanlder for errata seen on Cavium ThunderX2 processor XHCI
1866 * Controller.
1867 * As per ThunderX2errata-129 USB 2 device may come up as USB 1
1868 * If a connection to a USB 1 device is followed by another connection
1869 * to a USB 2 device.
1870 *
1871 * Reset the PHY after the USB device is disconnected if device speed
1872 * is less than HCD_USB3.
1873 * Retry the reset sequence max of 4 times checking the PLL lock status.
1874 *
1875 */
xhci_cavium_reset_phy_quirk(struct xhci_hcd * xhci)1876 static void xhci_cavium_reset_phy_quirk(struct xhci_hcd *xhci)
1877 {
1878 struct usb_hcd *hcd = xhci_to_hcd(xhci);
1879 u32 pll_lock_check;
1880 u32 retry_count = 4;
1881
1882 do {
1883 /* Assert PHY reset */
1884 writel(0x6F, hcd->regs + 0x1048);
1885 udelay(10);
1886 /* De-assert the PHY reset */
1887 writel(0x7F, hcd->regs + 0x1048);
1888 udelay(200);
1889 pll_lock_check = readl(hcd->regs + 0x1070);
1890 } while (!(pll_lock_check & 0x1) && --retry_count);
1891 }
1892
handle_port_status(struct xhci_hcd * xhci,union xhci_trb * event)1893 static void handle_port_status(struct xhci_hcd *xhci,
1894 union xhci_trb *event)
1895 {
1896 struct usb_hcd *hcd;
1897 u32 port_id;
1898 u32 portsc, cmd_reg;
1899 int max_ports;
1900 int slot_id;
1901 unsigned int hcd_portnum;
1902 struct xhci_bus_state *bus_state;
1903 bool bogus_port_status = false;
1904 struct xhci_port *port;
1905
1906 /* Port status change events always have a successful completion code */
1907 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS)
1908 xhci_warn(xhci,
1909 "WARN: xHC returned failed port status event\n");
1910
1911 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
1912 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1913
1914 if ((port_id <= 0) || (port_id > max_ports)) {
1915 xhci_warn(xhci, "Port change event with invalid port ID %d\n",
1916 port_id);
1917 inc_deq(xhci, xhci->event_ring);
1918 return;
1919 }
1920
1921 port = &xhci->hw_ports[port_id - 1];
1922 if (!port || !port->rhub || port->hcd_portnum == DUPLICATE_ENTRY) {
1923 xhci_warn(xhci, "Port change event, no port for port ID %u\n",
1924 port_id);
1925 bogus_port_status = true;
1926 goto cleanup;
1927 }
1928
1929 /* We might get interrupts after shared_hcd is removed */
1930 if (port->rhub == &xhci->usb3_rhub && xhci->shared_hcd == NULL) {
1931 xhci_dbg(xhci, "ignore port event for removed USB3 hcd\n");
1932 bogus_port_status = true;
1933 goto cleanup;
1934 }
1935
1936 hcd = port->rhub->hcd;
1937 bus_state = &port->rhub->bus_state;
1938 hcd_portnum = port->hcd_portnum;
1939 portsc = readl(port->addr);
1940
1941 xhci_dbg(xhci, "Port change event, %d-%d, id %d, portsc: 0x%x\n",
1942 hcd->self.busnum, hcd_portnum + 1, port_id, portsc);
1943
1944 trace_xhci_handle_port_status(hcd_portnum, portsc);
1945
1946 if (hcd->state == HC_STATE_SUSPENDED) {
1947 xhci_dbg(xhci, "resume root hub\n");
1948 usb_hcd_resume_root_hub(hcd);
1949 }
1950
1951 if (hcd->speed >= HCD_USB3 &&
1952 (portsc & PORT_PLS_MASK) == XDEV_INACTIVE) {
1953 slot_id = xhci_find_slot_id_by_port(hcd, xhci, hcd_portnum + 1);
1954 if (slot_id && xhci->devs[slot_id])
1955 xhci->devs[slot_id]->flags |= VDEV_PORT_ERROR;
1956 }
1957
1958 if ((portsc & PORT_PLC) && (portsc & PORT_PLS_MASK) == XDEV_RESUME) {
1959 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1960
1961 cmd_reg = readl(&xhci->op_regs->command);
1962 if (!(cmd_reg & CMD_RUN)) {
1963 xhci_warn(xhci, "xHC is not running.\n");
1964 goto cleanup;
1965 }
1966
1967 if (DEV_SUPERSPEED_ANY(portsc)) {
1968 xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
1969 /* Set a flag to say the port signaled remote wakeup,
1970 * so we can tell the difference between the end of
1971 * device and host initiated resume.
1972 */
1973 bus_state->port_remote_wakeup |= 1 << hcd_portnum;
1974 xhci_test_and_clear_bit(xhci, port, PORT_PLC);
1975 usb_hcd_start_port_resume(&hcd->self, hcd_portnum);
1976 xhci_set_link_state(xhci, port, XDEV_U0);
1977 /* Need to wait until the next link state change
1978 * indicates the device is actually in U0.
1979 */
1980 bogus_port_status = true;
1981 goto cleanup;
1982 } else if (!test_bit(hcd_portnum, &bus_state->resuming_ports)) {
1983 xhci_dbg(xhci, "resume HS port %d\n", port_id);
1984 bus_state->resume_done[hcd_portnum] = jiffies +
1985 msecs_to_jiffies(USB_RESUME_TIMEOUT);
1986 set_bit(hcd_portnum, &bus_state->resuming_ports);
1987 /* Do the rest in GetPortStatus after resume time delay.
1988 * Avoid polling roothub status before that so that a
1989 * usb device auto-resume latency around ~40ms.
1990 */
1991 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
1992 mod_timer(&hcd->rh_timer,
1993 bus_state->resume_done[hcd_portnum]);
1994 usb_hcd_start_port_resume(&hcd->self, hcd_portnum);
1995 bogus_port_status = true;
1996 }
1997 }
1998
1999 if ((portsc & PORT_PLC) &&
2000 DEV_SUPERSPEED_ANY(portsc) &&
2001 ((portsc & PORT_PLS_MASK) == XDEV_U0 ||
2002 (portsc & PORT_PLS_MASK) == XDEV_U1 ||
2003 (portsc & PORT_PLS_MASK) == XDEV_U2)) {
2004 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
2005 complete(&bus_state->u3exit_done[hcd_portnum]);
2006 /* We've just brought the device into U0/1/2 through either the
2007 * Resume state after a device remote wakeup, or through the
2008 * U3Exit state after a host-initiated resume. If it's a device
2009 * initiated remote wake, don't pass up the link state change,
2010 * so the roothub behavior is consistent with external
2011 * USB 3.0 hub behavior.
2012 */
2013 slot_id = xhci_find_slot_id_by_port(hcd, xhci, hcd_portnum + 1);
2014 if (slot_id && xhci->devs[slot_id])
2015 xhci_ring_device(xhci, slot_id);
2016 if (bus_state->port_remote_wakeup & (1 << hcd_portnum)) {
2017 xhci_test_and_clear_bit(xhci, port, PORT_PLC);
2018 usb_wakeup_notification(hcd->self.root_hub,
2019 hcd_portnum + 1);
2020 bogus_port_status = true;
2021 goto cleanup;
2022 }
2023 }
2024
2025 /*
2026 * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
2027 * RExit to a disconnect state). If so, let the the driver know it's
2028 * out of the RExit state.
2029 */
2030 if (!DEV_SUPERSPEED_ANY(portsc) && hcd->speed < HCD_USB3 &&
2031 test_and_clear_bit(hcd_portnum,
2032 &bus_state->rexit_ports)) {
2033 complete(&bus_state->rexit_done[hcd_portnum]);
2034 bogus_port_status = true;
2035 goto cleanup;
2036 }
2037
2038 if (hcd->speed < HCD_USB3) {
2039 xhci_test_and_clear_bit(xhci, port, PORT_PLC);
2040 if ((xhci->quirks & XHCI_RESET_PLL_ON_DISCONNECT) &&
2041 (portsc & PORT_CSC) && !(portsc & PORT_CONNECT))
2042 xhci_cavium_reset_phy_quirk(xhci);
2043 }
2044
2045 cleanup:
2046 /* Update event ring dequeue pointer before dropping the lock */
2047 inc_deq(xhci, xhci->event_ring);
2048
2049 /* Don't make the USB core poll the roothub if we got a bad port status
2050 * change event. Besides, at that point we can't tell which roothub
2051 * (USB 2.0 or USB 3.0) to kick.
2052 */
2053 if (bogus_port_status)
2054 return;
2055
2056 /*
2057 * xHCI port-status-change events occur when the "or" of all the
2058 * status-change bits in the portsc register changes from 0 to 1.
2059 * New status changes won't cause an event if any other change
2060 * bits are still set. When an event occurs, switch over to
2061 * polling to avoid losing status changes.
2062 */
2063 xhci_dbg(xhci, "%s: starting usb%d port polling.\n",
2064 __func__, hcd->self.busnum);
2065 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
2066 spin_unlock(&xhci->lock);
2067 /* Pass this up to the core */
2068 usb_hcd_poll_rh_status(hcd);
2069 spin_lock(&xhci->lock);
2070 }
2071
2072 /*
2073 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
2074 * at end_trb, which may be in another segment. If the suspect DMA address is a
2075 * TRB in this TD, this function returns that TRB's segment. Otherwise it
2076 * returns 0.
2077 */
trb_in_td(struct xhci_hcd * xhci,struct xhci_segment * start_seg,union xhci_trb * start_trb,union xhci_trb * end_trb,dma_addr_t suspect_dma,bool debug)2078 struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
2079 struct xhci_segment *start_seg,
2080 union xhci_trb *start_trb,
2081 union xhci_trb *end_trb,
2082 dma_addr_t suspect_dma,
2083 bool debug)
2084 {
2085 dma_addr_t start_dma;
2086 dma_addr_t end_seg_dma;
2087 dma_addr_t end_trb_dma;
2088 struct xhci_segment *cur_seg;
2089
2090 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
2091 cur_seg = start_seg;
2092
2093 do {
2094 if (start_dma == 0)
2095 return NULL;
2096 /* We may get an event for a Link TRB in the middle of a TD */
2097 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
2098 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
2099 /* If the end TRB isn't in this segment, this is set to 0 */
2100 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
2101
2102 if (debug)
2103 xhci_warn(xhci,
2104 "Looking for event-dma %016llx trb-start %016llx trb-end %016llx seg-start %016llx seg-end %016llx\n",
2105 (unsigned long long)suspect_dma,
2106 (unsigned long long)start_dma,
2107 (unsigned long long)end_trb_dma,
2108 (unsigned long long)cur_seg->dma,
2109 (unsigned long long)end_seg_dma);
2110
2111 if (end_trb_dma > 0) {
2112 /* The end TRB is in this segment, so suspect should be here */
2113 if (start_dma <= end_trb_dma) {
2114 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
2115 return cur_seg;
2116 } else {
2117 /* Case for one segment with
2118 * a TD wrapped around to the top
2119 */
2120 if ((suspect_dma >= start_dma &&
2121 suspect_dma <= end_seg_dma) ||
2122 (suspect_dma >= cur_seg->dma &&
2123 suspect_dma <= end_trb_dma))
2124 return cur_seg;
2125 }
2126 return NULL;
2127 } else {
2128 /* Might still be somewhere in this segment */
2129 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
2130 return cur_seg;
2131 }
2132 cur_seg = cur_seg->next;
2133 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
2134 } while (cur_seg != start_seg);
2135
2136 return NULL;
2137 }
2138
xhci_clear_hub_tt_buffer(struct xhci_hcd * xhci,struct xhci_td * td,struct xhci_virt_ep * ep)2139 static void xhci_clear_hub_tt_buffer(struct xhci_hcd *xhci, struct xhci_td *td,
2140 struct xhci_virt_ep *ep)
2141 {
2142 /*
2143 * As part of low/full-speed endpoint-halt processing
2144 * we must clear the TT buffer (USB 2.0 specification 11.17.5).
2145 */
2146 if (td->urb->dev->tt && !usb_pipeint(td->urb->pipe) &&
2147 (td->urb->dev->tt->hub != xhci_to_hcd(xhci)->self.root_hub) &&
2148 !(ep->ep_state & EP_CLEARING_TT)) {
2149 ep->ep_state |= EP_CLEARING_TT;
2150 td->urb->ep->hcpriv = td->urb->dev;
2151 if (usb_hub_clear_tt_buffer(td->urb))
2152 ep->ep_state &= ~EP_CLEARING_TT;
2153 }
2154 }
2155
2156 /* Check if an error has halted the endpoint ring. The class driver will
2157 * cleanup the halt for a non-default control endpoint if we indicate a stall.
2158 * However, a babble and other errors also halt the endpoint ring, and the class
2159 * driver won't clear the halt in that case, so we need to issue a Set Transfer
2160 * Ring Dequeue Pointer command manually.
2161 */
xhci_requires_manual_halt_cleanup(struct xhci_hcd * xhci,struct xhci_ep_ctx * ep_ctx,unsigned int trb_comp_code)2162 static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
2163 struct xhci_ep_ctx *ep_ctx,
2164 unsigned int trb_comp_code)
2165 {
2166 /* TRB completion codes that may require a manual halt cleanup */
2167 if (trb_comp_code == COMP_USB_TRANSACTION_ERROR ||
2168 trb_comp_code == COMP_BABBLE_DETECTED_ERROR ||
2169 trb_comp_code == COMP_SPLIT_TRANSACTION_ERROR)
2170 /* The 0.95 spec says a babbling control endpoint
2171 * is not halted. The 0.96 spec says it is. Some HW
2172 * claims to be 0.95 compliant, but it halts the control
2173 * endpoint anyway. Check if a babble halted the
2174 * endpoint.
2175 */
2176 if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_HALTED)
2177 return 1;
2178
2179 return 0;
2180 }
2181
xhci_is_vendor_info_code(struct xhci_hcd * xhci,unsigned int trb_comp_code)2182 int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
2183 {
2184 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
2185 /* Vendor defined "informational" completion code,
2186 * treat as not-an-error.
2187 */
2188 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
2189 trb_comp_code);
2190 xhci_dbg(xhci, "Treating code as success.\n");
2191 return 1;
2192 }
2193 return 0;
2194 }
2195
finish_td(struct xhci_hcd * xhci,struct xhci_virt_ep * ep,struct xhci_ring * ep_ring,struct xhci_td * td,u32 trb_comp_code)2196 static int finish_td(struct xhci_hcd *xhci, struct xhci_virt_ep *ep,
2197 struct xhci_ring *ep_ring, struct xhci_td *td,
2198 u32 trb_comp_code)
2199 {
2200 struct xhci_ep_ctx *ep_ctx;
2201
2202 ep_ctx = xhci_get_ep_ctx(xhci, ep->vdev->out_ctx, ep->ep_index);
2203
2204 switch (trb_comp_code) {
2205 case COMP_STOPPED_LENGTH_INVALID:
2206 case COMP_STOPPED_SHORT_PACKET:
2207 case COMP_STOPPED:
2208 /*
2209 * The "Stop Endpoint" completion will take care of any
2210 * stopped TDs. A stopped TD may be restarted, so don't update
2211 * the ring dequeue pointer or take this TD off any lists yet.
2212 */
2213 return 0;
2214 case COMP_USB_TRANSACTION_ERROR:
2215 case COMP_BABBLE_DETECTED_ERROR:
2216 case COMP_SPLIT_TRANSACTION_ERROR:
2217 /*
2218 * If endpoint context state is not halted we might be
2219 * racing with a reset endpoint command issued by a unsuccessful
2220 * stop endpoint completion (context error). In that case the
2221 * td should be on the cancelled list, and EP_HALTED flag set.
2222 *
2223 * Or then it's not halted due to the 0.95 spec stating that a
2224 * babbling control endpoint should not halt. The 0.96 spec
2225 * again says it should. Some HW claims to be 0.95 compliant,
2226 * but it halts the control endpoint anyway.
2227 */
2228 if (GET_EP_CTX_STATE(ep_ctx) != EP_STATE_HALTED) {
2229 /*
2230 * If EP_HALTED is set and TD is on the cancelled list
2231 * the TD and dequeue pointer will be handled by reset
2232 * ep command completion
2233 */
2234 if ((ep->ep_state & EP_HALTED) &&
2235 !list_empty(&td->cancelled_td_list)) {
2236 xhci_dbg(xhci, "Already resolving halted ep for 0x%llx\n",
2237 (unsigned long long)xhci_trb_virt_to_dma(
2238 td->start_seg, td->first_trb));
2239 return 0;
2240 }
2241 /* endpoint not halted, don't reset it */
2242 break;
2243 }
2244 /* Almost same procedure as for STALL_ERROR below */
2245 xhci_clear_hub_tt_buffer(xhci, td, ep);
2246 xhci_handle_halted_endpoint(xhci, ep, ep_ring->stream_id, td,
2247 EP_HARD_RESET);
2248 return 0;
2249 case COMP_STALL_ERROR:
2250 /*
2251 * xhci internal endpoint state will go to a "halt" state for
2252 * any stall, including default control pipe protocol stall.
2253 * To clear the host side halt we need to issue a reset endpoint
2254 * command, followed by a set dequeue command to move past the
2255 * TD.
2256 * Class drivers clear the device side halt from a functional
2257 * stall later. Hub TT buffer should only be cleared for FS/LS
2258 * devices behind HS hubs for functional stalls.
2259 */
2260 if (ep->ep_index != 0)
2261 xhci_clear_hub_tt_buffer(xhci, td, ep);
2262
2263 xhci_handle_halted_endpoint(xhci, ep, ep_ring->stream_id, td,
2264 EP_HARD_RESET);
2265
2266 return 0; /* xhci_handle_halted_endpoint marked td cancelled */
2267 default:
2268 break;
2269 }
2270
2271 /* Update ring dequeue pointer */
2272 ep_ring->dequeue = td->last_trb;
2273 ep_ring->deq_seg = td->last_trb_seg;
2274 ep_ring->num_trbs_free += td->num_trbs - 1;
2275 inc_deq(xhci, ep_ring);
2276
2277 return xhci_td_cleanup(xhci, td, ep_ring, td->status);
2278 }
2279
2280 /* sum trb lengths from ring dequeue up to stop_trb, _excluding_ stop_trb */
sum_trb_lengths(struct xhci_hcd * xhci,struct xhci_ring * ring,union xhci_trb * stop_trb)2281 static int sum_trb_lengths(struct xhci_hcd *xhci, struct xhci_ring *ring,
2282 union xhci_trb *stop_trb)
2283 {
2284 u32 sum;
2285 union xhci_trb *trb = ring->dequeue;
2286 struct xhci_segment *seg = ring->deq_seg;
2287
2288 for (sum = 0; trb != stop_trb; next_trb(xhci, ring, &seg, &trb)) {
2289 if (!trb_is_noop(trb) && !trb_is_link(trb))
2290 sum += TRB_LEN(le32_to_cpu(trb->generic.field[2]));
2291 }
2292 return sum;
2293 }
2294
2295 /*
2296 * Process control tds, update urb status and actual_length.
2297 */
process_ctrl_td(struct xhci_hcd * xhci,struct xhci_virt_ep * ep,struct xhci_ring * ep_ring,struct xhci_td * td,union xhci_trb * ep_trb,struct xhci_transfer_event * event)2298 static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_virt_ep *ep,
2299 struct xhci_ring *ep_ring, struct xhci_td *td,
2300 union xhci_trb *ep_trb, struct xhci_transfer_event *event)
2301 {
2302 struct xhci_ep_ctx *ep_ctx;
2303 u32 trb_comp_code;
2304 u32 remaining, requested;
2305 u32 trb_type;
2306
2307 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(ep_trb->generic.field[3]));
2308 ep_ctx = xhci_get_ep_ctx(xhci, ep->vdev->out_ctx, ep->ep_index);
2309 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2310 requested = td->urb->transfer_buffer_length;
2311 remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2312
2313 switch (trb_comp_code) {
2314 case COMP_SUCCESS:
2315 if (trb_type != TRB_STATUS) {
2316 xhci_warn(xhci, "WARN: Success on ctrl %s TRB without IOC set?\n",
2317 (trb_type == TRB_DATA) ? "data" : "setup");
2318 td->status = -ESHUTDOWN;
2319 break;
2320 }
2321 td->status = 0;
2322 break;
2323 case COMP_SHORT_PACKET:
2324 td->status = 0;
2325 break;
2326 case COMP_STOPPED_SHORT_PACKET:
2327 if (trb_type == TRB_DATA || trb_type == TRB_NORMAL)
2328 td->urb->actual_length = remaining;
2329 else
2330 xhci_warn(xhci, "WARN: Stopped Short Packet on ctrl setup or status TRB\n");
2331 goto finish_td;
2332 case COMP_STOPPED:
2333 switch (trb_type) {
2334 case TRB_SETUP:
2335 td->urb->actual_length = 0;
2336 goto finish_td;
2337 case TRB_DATA:
2338 case TRB_NORMAL:
2339 td->urb->actual_length = requested - remaining;
2340 goto finish_td;
2341 case TRB_STATUS:
2342 td->urb->actual_length = requested;
2343 goto finish_td;
2344 default:
2345 xhci_warn(xhci, "WARN: unexpected TRB Type %d\n",
2346 trb_type);
2347 goto finish_td;
2348 }
2349 case COMP_STOPPED_LENGTH_INVALID:
2350 goto finish_td;
2351 default:
2352 if (!xhci_requires_manual_halt_cleanup(xhci,
2353 ep_ctx, trb_comp_code))
2354 break;
2355 xhci_dbg(xhci, "TRB error %u, halted endpoint index = %u\n",
2356 trb_comp_code, ep->ep_index);
2357 fallthrough;
2358 case COMP_STALL_ERROR:
2359 /* Did we transfer part of the data (middle) phase? */
2360 if (trb_type == TRB_DATA || trb_type == TRB_NORMAL)
2361 td->urb->actual_length = requested - remaining;
2362 else if (!td->urb_length_set)
2363 td->urb->actual_length = 0;
2364 goto finish_td;
2365 }
2366
2367 /* stopped at setup stage, no data transferred */
2368 if (trb_type == TRB_SETUP)
2369 goto finish_td;
2370
2371 /*
2372 * if on data stage then update the actual_length of the URB and flag it
2373 * as set, so it won't be overwritten in the event for the last TRB.
2374 */
2375 if (trb_type == TRB_DATA ||
2376 trb_type == TRB_NORMAL) {
2377 td->urb_length_set = true;
2378 td->urb->actual_length = requested - remaining;
2379 xhci_dbg(xhci, "Waiting for status stage event\n");
2380 return 0;
2381 }
2382
2383 /* at status stage */
2384 if (!td->urb_length_set)
2385 td->urb->actual_length = requested;
2386
2387 finish_td:
2388 return finish_td(xhci, ep, ep_ring, td, trb_comp_code);
2389 }
2390
2391 /*
2392 * Process isochronous tds, update urb packet status and actual_length.
2393 */
process_isoc_td(struct xhci_hcd * xhci,struct xhci_virt_ep * ep,struct xhci_ring * ep_ring,struct xhci_td * td,union xhci_trb * ep_trb,struct xhci_transfer_event * event)2394 static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_virt_ep *ep,
2395 struct xhci_ring *ep_ring, struct xhci_td *td,
2396 union xhci_trb *ep_trb, struct xhci_transfer_event *event)
2397 {
2398 struct urb_priv *urb_priv;
2399 int idx;
2400 struct usb_iso_packet_descriptor *frame;
2401 u32 trb_comp_code;
2402 bool sum_trbs_for_length = false;
2403 u32 remaining, requested, ep_trb_len;
2404 int short_framestatus;
2405
2406 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2407 urb_priv = td->urb->hcpriv;
2408 idx = urb_priv->num_tds_done;
2409 frame = &td->urb->iso_frame_desc[idx];
2410 requested = frame->length;
2411 remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2412 ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2]));
2413 short_framestatus = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2414 -EREMOTEIO : 0;
2415
2416 /* handle completion code */
2417 switch (trb_comp_code) {
2418 case COMP_SUCCESS:
2419 if (remaining) {
2420 frame->status = short_framestatus;
2421 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2422 sum_trbs_for_length = true;
2423 break;
2424 }
2425 frame->status = 0;
2426 break;
2427 case COMP_SHORT_PACKET:
2428 frame->status = short_framestatus;
2429 sum_trbs_for_length = true;
2430 break;
2431 case COMP_BANDWIDTH_OVERRUN_ERROR:
2432 frame->status = -ECOMM;
2433 break;
2434 case COMP_ISOCH_BUFFER_OVERRUN:
2435 case COMP_BABBLE_DETECTED_ERROR:
2436 frame->status = -EOVERFLOW;
2437 break;
2438 case COMP_INCOMPATIBLE_DEVICE_ERROR:
2439 case COMP_STALL_ERROR:
2440 frame->status = -EPROTO;
2441 break;
2442 case COMP_USB_TRANSACTION_ERROR:
2443 frame->status = -EPROTO;
2444 if (ep_trb != td->last_trb)
2445 return 0;
2446 break;
2447 case COMP_STOPPED:
2448 sum_trbs_for_length = true;
2449 break;
2450 case COMP_STOPPED_SHORT_PACKET:
2451 /* field normally containing residue now contains tranferred */
2452 frame->status = short_framestatus;
2453 requested = remaining;
2454 break;
2455 case COMP_STOPPED_LENGTH_INVALID:
2456 requested = 0;
2457 remaining = 0;
2458 break;
2459 default:
2460 sum_trbs_for_length = true;
2461 frame->status = -1;
2462 break;
2463 }
2464
2465 if (sum_trbs_for_length)
2466 frame->actual_length = sum_trb_lengths(xhci, ep->ring, ep_trb) +
2467 ep_trb_len - remaining;
2468 else
2469 frame->actual_length = requested;
2470
2471 td->urb->actual_length += frame->actual_length;
2472
2473 return finish_td(xhci, ep, ep_ring, td, trb_comp_code);
2474 }
2475
skip_isoc_td(struct xhci_hcd * xhci,struct xhci_td * td,struct xhci_virt_ep * ep,int status)2476 static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2477 struct xhci_virt_ep *ep, int status)
2478 {
2479 struct urb_priv *urb_priv;
2480 struct usb_iso_packet_descriptor *frame;
2481 int idx;
2482
2483 urb_priv = td->urb->hcpriv;
2484 idx = urb_priv->num_tds_done;
2485 frame = &td->urb->iso_frame_desc[idx];
2486
2487 /* The transfer is partly done. */
2488 frame->status = -EXDEV;
2489
2490 /* calc actual length */
2491 frame->actual_length = 0;
2492
2493 /* Update ring dequeue pointer */
2494 ep->ring->dequeue = td->last_trb;
2495 ep->ring->deq_seg = td->last_trb_seg;
2496 ep->ring->num_trbs_free += td->num_trbs - 1;
2497 inc_deq(xhci, ep->ring);
2498
2499 return xhci_td_cleanup(xhci, td, ep->ring, status);
2500 }
2501
2502 /*
2503 * Process bulk and interrupt tds, update urb status and actual_length.
2504 */
process_bulk_intr_td(struct xhci_hcd * xhci,struct xhci_virt_ep * ep,struct xhci_ring * ep_ring,struct xhci_td * td,union xhci_trb * ep_trb,struct xhci_transfer_event * event)2505 static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_virt_ep *ep,
2506 struct xhci_ring *ep_ring, struct xhci_td *td,
2507 union xhci_trb *ep_trb, struct xhci_transfer_event *event)
2508 {
2509 struct xhci_slot_ctx *slot_ctx;
2510 u32 trb_comp_code;
2511 u32 remaining, requested, ep_trb_len;
2512
2513 slot_ctx = xhci_get_slot_ctx(xhci, ep->vdev->out_ctx);
2514 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2515 remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2516 ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2]));
2517 requested = td->urb->transfer_buffer_length;
2518
2519 switch (trb_comp_code) {
2520 case COMP_SUCCESS:
2521 ep_ring->err_count = 0;
2522 /* handle success with untransferred data as short packet */
2523 if (ep_trb != td->last_trb || remaining) {
2524 xhci_warn(xhci, "WARN Successful completion on short TX\n");
2525 xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n",
2526 td->urb->ep->desc.bEndpointAddress,
2527 requested, remaining);
2528 }
2529 td->status = 0;
2530 break;
2531 case COMP_SHORT_PACKET:
2532 xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n",
2533 td->urb->ep->desc.bEndpointAddress,
2534 requested, remaining);
2535 td->status = 0;
2536 break;
2537 case COMP_STOPPED_SHORT_PACKET:
2538 td->urb->actual_length = remaining;
2539 goto finish_td;
2540 case COMP_STOPPED_LENGTH_INVALID:
2541 /* stopped on ep trb with invalid length, exclude it */
2542 ep_trb_len = 0;
2543 remaining = 0;
2544 break;
2545 case COMP_USB_TRANSACTION_ERROR:
2546 if (xhci->quirks & XHCI_NO_SOFT_RETRY ||
2547 (ep_ring->err_count++ > MAX_SOFT_RETRY) ||
2548 le32_to_cpu(slot_ctx->tt_info) & TT_SLOT)
2549 break;
2550
2551 td->status = 0;
2552
2553 xhci_handle_halted_endpoint(xhci, ep, ep_ring->stream_id, td,
2554 EP_SOFT_RESET);
2555 return 0;
2556 default:
2557 /* do nothing */
2558 break;
2559 }
2560
2561 if (ep_trb == td->last_trb)
2562 td->urb->actual_length = requested - remaining;
2563 else
2564 td->urb->actual_length =
2565 sum_trb_lengths(xhci, ep_ring, ep_trb) +
2566 ep_trb_len - remaining;
2567 finish_td:
2568 if (remaining > requested) {
2569 xhci_warn(xhci, "bad transfer trb length %d in event trb\n",
2570 remaining);
2571 td->urb->actual_length = 0;
2572 }
2573
2574 return finish_td(xhci, ep, ep_ring, td, trb_comp_code);
2575 }
2576
2577 /*
2578 * If this function returns an error condition, it means it got a Transfer
2579 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2580 * At this point, the host controller is probably hosed and should be reset.
2581 */
handle_tx_event(struct xhci_hcd * xhci,struct xhci_transfer_event * event)2582 static int handle_tx_event(struct xhci_hcd *xhci,
2583 struct xhci_transfer_event *event)
2584 {
2585 struct xhci_virt_ep *ep;
2586 struct xhci_ring *ep_ring;
2587 unsigned int slot_id;
2588 int ep_index;
2589 struct xhci_td *td = NULL;
2590 dma_addr_t ep_trb_dma;
2591 struct xhci_segment *ep_seg;
2592 union xhci_trb *ep_trb;
2593 int status = -EINPROGRESS;
2594 struct xhci_ep_ctx *ep_ctx;
2595 struct list_head *tmp;
2596 u32 trb_comp_code;
2597 int td_num = 0;
2598 bool handling_skipped_tds = false;
2599
2600 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
2601 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2602 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2603 ep_trb_dma = le64_to_cpu(event->buffer);
2604
2605 ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
2606 if (!ep) {
2607 xhci_err(xhci, "ERROR Invalid Transfer event\n");
2608 goto err_out;
2609 }
2610
2611 ep_ring = xhci_dma_to_transfer_ring(ep, ep_trb_dma);
2612 ep_ctx = xhci_get_ep_ctx(xhci, ep->vdev->out_ctx, ep_index);
2613
2614 if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_DISABLED) {
2615 xhci_err(xhci,
2616 "ERROR Transfer event for disabled endpoint slot %u ep %u\n",
2617 slot_id, ep_index);
2618 goto err_out;
2619 }
2620
2621 /* Some transfer events don't always point to a trb, see xhci 4.17.4 */
2622 if (!ep_ring) {
2623 switch (trb_comp_code) {
2624 case COMP_STALL_ERROR:
2625 case COMP_USB_TRANSACTION_ERROR:
2626 case COMP_INVALID_STREAM_TYPE_ERROR:
2627 case COMP_INVALID_STREAM_ID_ERROR:
2628 xhci_handle_halted_endpoint(xhci, ep, 0, NULL,
2629 EP_SOFT_RESET);
2630 goto cleanup;
2631 case COMP_RING_UNDERRUN:
2632 case COMP_RING_OVERRUN:
2633 case COMP_STOPPED_LENGTH_INVALID:
2634 goto cleanup;
2635 default:
2636 xhci_err(xhci, "ERROR Transfer event for unknown stream ring slot %u ep %u\n",
2637 slot_id, ep_index);
2638 goto err_out;
2639 }
2640 }
2641
2642 /* Count current td numbers if ep->skip is set */
2643 if (ep->skip) {
2644 list_for_each(tmp, &ep_ring->td_list)
2645 td_num++;
2646 }
2647
2648 /* Look for common error cases */
2649 switch (trb_comp_code) {
2650 /* Skip codes that require special handling depending on
2651 * transfer type
2652 */
2653 case COMP_SUCCESS:
2654 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
2655 break;
2656 if (xhci->quirks & XHCI_TRUST_TX_LENGTH ||
2657 ep_ring->last_td_was_short)
2658 trb_comp_code = COMP_SHORT_PACKET;
2659 else
2660 xhci_warn_ratelimited(xhci,
2661 "WARN Successful completion on short TX for slot %u ep %u: needs XHCI_TRUST_TX_LENGTH quirk?\n",
2662 slot_id, ep_index);
2663 case COMP_SHORT_PACKET:
2664 break;
2665 /* Completion codes for endpoint stopped state */
2666 case COMP_STOPPED:
2667 xhci_dbg(xhci, "Stopped on Transfer TRB for slot %u ep %u\n",
2668 slot_id, ep_index);
2669 break;
2670 case COMP_STOPPED_LENGTH_INVALID:
2671 xhci_dbg(xhci,
2672 "Stopped on No-op or Link TRB for slot %u ep %u\n",
2673 slot_id, ep_index);
2674 break;
2675 case COMP_STOPPED_SHORT_PACKET:
2676 xhci_dbg(xhci,
2677 "Stopped with short packet transfer detected for slot %u ep %u\n",
2678 slot_id, ep_index);
2679 break;
2680 /* Completion codes for endpoint halted state */
2681 case COMP_STALL_ERROR:
2682 xhci_dbg(xhci, "Stalled endpoint for slot %u ep %u\n", slot_id,
2683 ep_index);
2684 status = -EPIPE;
2685 break;
2686 case COMP_SPLIT_TRANSACTION_ERROR:
2687 xhci_dbg(xhci, "Split transaction error for slot %u ep %u\n",
2688 slot_id, ep_index);
2689 status = -EPROTO;
2690 break;
2691 case COMP_USB_TRANSACTION_ERROR:
2692 xhci_dbg(xhci, "Transfer error for slot %u ep %u on endpoint\n",
2693 slot_id, ep_index);
2694 status = -EPROTO;
2695 break;
2696 case COMP_BABBLE_DETECTED_ERROR:
2697 xhci_dbg(xhci, "Babble error for slot %u ep %u on endpoint\n",
2698 slot_id, ep_index);
2699 status = -EOVERFLOW;
2700 break;
2701 /* Completion codes for endpoint error state */
2702 case COMP_TRB_ERROR:
2703 xhci_warn(xhci,
2704 "WARN: TRB error for slot %u ep %u on endpoint\n",
2705 slot_id, ep_index);
2706 status = -EILSEQ;
2707 break;
2708 /* completion codes not indicating endpoint state change */
2709 case COMP_DATA_BUFFER_ERROR:
2710 xhci_warn(xhci,
2711 "WARN: HC couldn't access mem fast enough for slot %u ep %u\n",
2712 slot_id, ep_index);
2713 status = -ENOSR;
2714 break;
2715 case COMP_BANDWIDTH_OVERRUN_ERROR:
2716 xhci_warn(xhci,
2717 "WARN: bandwidth overrun event for slot %u ep %u on endpoint\n",
2718 slot_id, ep_index);
2719 break;
2720 case COMP_ISOCH_BUFFER_OVERRUN:
2721 xhci_warn(xhci,
2722 "WARN: buffer overrun event for slot %u ep %u on endpoint",
2723 slot_id, ep_index);
2724 break;
2725 case COMP_RING_UNDERRUN:
2726 /*
2727 * When the Isoch ring is empty, the xHC will generate
2728 * a Ring Overrun Event for IN Isoch endpoint or Ring
2729 * Underrun Event for OUT Isoch endpoint.
2730 */
2731 xhci_dbg(xhci, "underrun event on endpoint\n");
2732 if (!list_empty(&ep_ring->td_list))
2733 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2734 "still with TDs queued?\n",
2735 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2736 ep_index);
2737 goto cleanup;
2738 case COMP_RING_OVERRUN:
2739 xhci_dbg(xhci, "overrun event on endpoint\n");
2740 if (!list_empty(&ep_ring->td_list))
2741 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2742 "still with TDs queued?\n",
2743 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2744 ep_index);
2745 goto cleanup;
2746 case COMP_MISSED_SERVICE_ERROR:
2747 /*
2748 * When encounter missed service error, one or more isoc tds
2749 * may be missed by xHC.
2750 * Set skip flag of the ep_ring; Complete the missed tds as
2751 * short transfer when process the ep_ring next time.
2752 */
2753 ep->skip = true;
2754 xhci_dbg(xhci,
2755 "Miss service interval error for slot %u ep %u, set skip flag\n",
2756 slot_id, ep_index);
2757 goto cleanup;
2758 case COMP_NO_PING_RESPONSE_ERROR:
2759 ep->skip = true;
2760 xhci_dbg(xhci,
2761 "No Ping response error for slot %u ep %u, Skip one Isoc TD\n",
2762 slot_id, ep_index);
2763 goto cleanup;
2764
2765 case COMP_INCOMPATIBLE_DEVICE_ERROR:
2766 /* needs disable slot command to recover */
2767 xhci_warn(xhci,
2768 "WARN: detect an incompatible device for slot %u ep %u",
2769 slot_id, ep_index);
2770 status = -EPROTO;
2771 break;
2772 default:
2773 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
2774 status = 0;
2775 break;
2776 }
2777 xhci_warn(xhci,
2778 "ERROR Unknown event condition %u for slot %u ep %u , HC probably busted\n",
2779 trb_comp_code, slot_id, ep_index);
2780 goto cleanup;
2781 }
2782
2783 do {
2784 /* This TRB should be in the TD at the head of this ring's
2785 * TD list.
2786 */
2787 if (list_empty(&ep_ring->td_list)) {
2788 /*
2789 * Don't print wanings if it's due to a stopped endpoint
2790 * generating an extra completion event if the device
2791 * was suspended. Or, a event for the last TRB of a
2792 * short TD we already got a short event for.
2793 * The short TD is already removed from the TD list.
2794 */
2795
2796 if (!(trb_comp_code == COMP_STOPPED ||
2797 trb_comp_code == COMP_STOPPED_LENGTH_INVALID ||
2798 ep_ring->last_td_was_short)) {
2799 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2800 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2801 ep_index);
2802 }
2803 if (ep->skip) {
2804 ep->skip = false;
2805 xhci_dbg(xhci, "td_list is empty while skip flag set. Clear skip flag for slot %u ep %u.\n",
2806 slot_id, ep_index);
2807 }
2808 if (trb_comp_code == COMP_STALL_ERROR ||
2809 xhci_requires_manual_halt_cleanup(xhci, ep_ctx,
2810 trb_comp_code)) {
2811 xhci_handle_halted_endpoint(xhci, ep,
2812 ep_ring->stream_id,
2813 NULL,
2814 EP_HARD_RESET);
2815 }
2816 goto cleanup;
2817 }
2818
2819 /* We've skipped all the TDs on the ep ring when ep->skip set */
2820 if (ep->skip && td_num == 0) {
2821 ep->skip = false;
2822 xhci_dbg(xhci, "All tds on the ep_ring skipped. Clear skip flag for slot %u ep %u.\n",
2823 slot_id, ep_index);
2824 goto cleanup;
2825 }
2826
2827 td = list_first_entry(&ep_ring->td_list, struct xhci_td,
2828 td_list);
2829 if (ep->skip)
2830 td_num--;
2831
2832 /* Is this a TRB in the currently executing TD? */
2833 ep_seg = trb_in_td(xhci, ep_ring->deq_seg, ep_ring->dequeue,
2834 td->last_trb, ep_trb_dma, false);
2835
2836 /*
2837 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2838 * is not in the current TD pointed by ep_ring->dequeue because
2839 * that the hardware dequeue pointer still at the previous TRB
2840 * of the current TD. The previous TRB maybe a Link TD or the
2841 * last TRB of the previous TD. The command completion handle
2842 * will take care the rest.
2843 */
2844 if (!ep_seg && (trb_comp_code == COMP_STOPPED ||
2845 trb_comp_code == COMP_STOPPED_LENGTH_INVALID)) {
2846 goto cleanup;
2847 }
2848
2849 if (!ep_seg) {
2850 if (!ep->skip ||
2851 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
2852 /* Some host controllers give a spurious
2853 * successful event after a short transfer.
2854 * Ignore it.
2855 */
2856 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
2857 ep_ring->last_td_was_short) {
2858 ep_ring->last_td_was_short = false;
2859 goto cleanup;
2860 }
2861 /* HC is busted, give up! */
2862 xhci_err(xhci,
2863 "ERROR Transfer event TRB DMA ptr not "
2864 "part of current TD ep_index %d "
2865 "comp_code %u\n", ep_index,
2866 trb_comp_code);
2867 trb_in_td(xhci, ep_ring->deq_seg,
2868 ep_ring->dequeue, td->last_trb,
2869 ep_trb_dma, true);
2870 return -ESHUTDOWN;
2871 }
2872
2873 skip_isoc_td(xhci, td, ep, status);
2874 goto cleanup;
2875 }
2876 if (trb_comp_code == COMP_SHORT_PACKET)
2877 ep_ring->last_td_was_short = true;
2878 else
2879 ep_ring->last_td_was_short = false;
2880
2881 if (ep->skip) {
2882 xhci_dbg(xhci,
2883 "Found td. Clear skip flag for slot %u ep %u.\n",
2884 slot_id, ep_index);
2885 ep->skip = false;
2886 }
2887
2888 ep_trb = &ep_seg->trbs[(ep_trb_dma - ep_seg->dma) /
2889 sizeof(*ep_trb)];
2890
2891 trace_xhci_handle_transfer(ep_ring,
2892 (struct xhci_generic_trb *) ep_trb);
2893
2894 /*
2895 * No-op TRB could trigger interrupts in a case where
2896 * a URB was killed and a STALL_ERROR happens right
2897 * after the endpoint ring stopped. Reset the halted
2898 * endpoint. Otherwise, the endpoint remains stalled
2899 * indefinitely.
2900 */
2901
2902 if (trb_is_noop(ep_trb)) {
2903 if (trb_comp_code == COMP_STALL_ERROR ||
2904 xhci_requires_manual_halt_cleanup(xhci, ep_ctx,
2905 trb_comp_code))
2906 xhci_handle_halted_endpoint(xhci, ep,
2907 ep_ring->stream_id,
2908 td, EP_HARD_RESET);
2909 goto cleanup;
2910 }
2911
2912 td->status = status;
2913
2914 /* update the urb's actual_length and give back to the core */
2915 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2916 process_ctrl_td(xhci, ep, ep_ring, td, ep_trb, event);
2917 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2918 process_isoc_td(xhci, ep, ep_ring, td, ep_trb, event);
2919 else
2920 process_bulk_intr_td(xhci, ep, ep_ring, td, ep_trb, event);
2921 cleanup:
2922 handling_skipped_tds = ep->skip &&
2923 trb_comp_code != COMP_MISSED_SERVICE_ERROR &&
2924 trb_comp_code != COMP_NO_PING_RESPONSE_ERROR;
2925
2926 /*
2927 * Do not update event ring dequeue pointer if we're in a loop
2928 * processing missed tds.
2929 */
2930 if (!handling_skipped_tds)
2931 inc_deq(xhci, xhci->event_ring);
2932
2933 /*
2934 * If ep->skip is set, it means there are missed tds on the
2935 * endpoint ring need to take care of.
2936 * Process them as short transfer until reach the td pointed by
2937 * the event.
2938 */
2939 } while (handling_skipped_tds);
2940
2941 return 0;
2942
2943 err_out:
2944 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
2945 (unsigned long long) xhci_trb_virt_to_dma(
2946 xhci->event_ring->deq_seg,
2947 xhci->event_ring->dequeue),
2948 lower_32_bits(le64_to_cpu(event->buffer)),
2949 upper_32_bits(le64_to_cpu(event->buffer)),
2950 le32_to_cpu(event->transfer_len),
2951 le32_to_cpu(event->flags));
2952 return -ENODEV;
2953 }
2954
2955 /*
2956 * This function handles all OS-owned events on the event ring. It may drop
2957 * xhci->lock between event processing (e.g. to pass up port status changes).
2958 * Returns >0 for "possibly more events to process" (caller should call again),
2959 * otherwise 0 if done. In future, <0 returns should indicate error code.
2960 */
xhci_handle_event(struct xhci_hcd * xhci)2961 int xhci_handle_event(struct xhci_hcd *xhci)
2962 {
2963 union xhci_trb *event;
2964 int update_ptrs = 1;
2965 u32 trb_type;
2966 int ret;
2967
2968 /* Event ring hasn't been allocated yet. */
2969 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2970 xhci_err(xhci, "ERROR event ring not ready\n");
2971 return -ENOMEM;
2972 }
2973
2974 event = xhci->event_ring->dequeue;
2975 /* Does the HC or OS own the TRB? */
2976 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2977 xhci->event_ring->cycle_state)
2978 return 0;
2979
2980 trace_xhci_handle_event(xhci->event_ring, &event->generic);
2981
2982 /*
2983 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2984 * speculative reads of the event's flags/data below.
2985 */
2986 rmb();
2987 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->event_cmd.flags));
2988 /* FIXME: Handle more event types. */
2989
2990 switch (trb_type) {
2991 case TRB_COMPLETION:
2992 handle_cmd_completion(xhci, &event->event_cmd);
2993 break;
2994 case TRB_PORT_STATUS:
2995 handle_port_status(xhci, event);
2996 update_ptrs = 0;
2997 break;
2998 case TRB_TRANSFER:
2999 ret = handle_tx_event(xhci, &event->trans_event);
3000 if (ret >= 0)
3001 update_ptrs = 0;
3002 break;
3003 case TRB_DEV_NOTE:
3004 handle_device_notification(xhci, event);
3005 break;
3006 default:
3007 if (trb_type >= TRB_VENDOR_DEFINED_LOW)
3008 handle_vendor_event(xhci, event, trb_type);
3009 else
3010 xhci_warn(xhci, "ERROR unknown event type %d\n", trb_type);
3011 }
3012 /* Any of the above functions may drop and re-acquire the lock, so check
3013 * to make sure a watchdog timer didn't mark the host as non-responsive.
3014 */
3015 if (xhci->xhc_state & XHCI_STATE_DYING) {
3016 xhci_dbg(xhci, "xHCI host dying, returning from "
3017 "event handler.\n");
3018 return 0;
3019 }
3020
3021 if (update_ptrs)
3022 /* Update SW event ring dequeue pointer */
3023 inc_deq(xhci, xhci->event_ring);
3024
3025 /* Are there more items on the event ring? Caller will call us again to
3026 * check.
3027 */
3028 return 1;
3029 }
3030 EXPORT_SYMBOL_GPL(xhci_handle_event);
3031
3032 /*
3033 * Update Event Ring Dequeue Pointer:
3034 * - When all events have finished
3035 * - To avoid "Event Ring Full Error" condition
3036 */
xhci_update_erst_dequeue(struct xhci_hcd * xhci,union xhci_trb * event_ring_deq)3037 void xhci_update_erst_dequeue(struct xhci_hcd *xhci,
3038 union xhci_trb *event_ring_deq)
3039 {
3040 u64 temp_64;
3041 dma_addr_t deq;
3042
3043 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
3044 /* If necessary, update the HW's version of the event ring deq ptr. */
3045 if (event_ring_deq != xhci->event_ring->dequeue) {
3046 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
3047 xhci->event_ring->dequeue);
3048 if (deq == 0)
3049 xhci_warn(xhci, "WARN something wrong with SW event ring dequeue ptr\n");
3050 /*
3051 * Per 4.9.4, Software writes to the ERDP register shall
3052 * always advance the Event Ring Dequeue Pointer value.
3053 */
3054 if ((temp_64 & (u64) ~ERST_PTR_MASK) ==
3055 ((u64) deq & (u64) ~ERST_PTR_MASK))
3056 return;
3057
3058 /* Update HC event ring dequeue pointer */
3059 temp_64 &= ERST_PTR_MASK;
3060 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
3061 }
3062
3063 /* Clear the event handler busy flag (RW1C) */
3064 temp_64 |= ERST_EHB;
3065 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
3066 }
3067 EXPORT_SYMBOL_GPL(xhci_update_erst_dequeue);
3068
xhci_vendor_queue_irq_work(struct xhci_hcd * xhci)3069 static irqreturn_t xhci_vendor_queue_irq_work(struct xhci_hcd *xhci)
3070 {
3071 struct xhci_vendor_ops *ops = xhci_vendor_get_ops(xhci);
3072
3073 if (ops && ops->queue_irq_work)
3074 return ops->queue_irq_work(xhci);
3075 return IRQ_NONE;
3076 }
3077
3078 /*
3079 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
3080 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
3081 * indicators of an event TRB error, but we check the status *first* to be safe.
3082 */
xhci_irq(struct usb_hcd * hcd)3083 irqreturn_t xhci_irq(struct usb_hcd *hcd)
3084 {
3085 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3086 union xhci_trb *event_ring_deq;
3087 irqreturn_t ret = IRQ_NONE;
3088 unsigned long flags;
3089 u64 temp_64;
3090 u32 status;
3091 int event_loop = 0;
3092
3093 spin_lock_irqsave(&xhci->lock, flags);
3094 /* Check if the xHC generated the interrupt, or the irq is shared */
3095 status = readl(&xhci->op_regs->status);
3096 if (status == ~(u32)0) {
3097 xhci_hc_died(xhci);
3098 ret = IRQ_HANDLED;
3099 goto out;
3100 }
3101
3102 if (!(status & STS_EINT))
3103 goto out;
3104
3105 if (status & STS_FATAL) {
3106 xhci_warn(xhci, "WARNING: Host System Error\n");
3107 xhci_halt(xhci);
3108 ret = IRQ_HANDLED;
3109 goto out;
3110 }
3111
3112 ret = xhci_vendor_queue_irq_work(xhci);
3113 if (ret == IRQ_HANDLED)
3114 goto out;
3115
3116 /*
3117 * Clear the op reg interrupt status first,
3118 * so we can receive interrupts from other MSI-X interrupters.
3119 * Write 1 to clear the interrupt status.
3120 */
3121 status |= STS_EINT;
3122 writel(status, &xhci->op_regs->status);
3123
3124 if (!hcd->msi_enabled) {
3125 u32 irq_pending;
3126 irq_pending = readl(&xhci->ir_set->irq_pending);
3127 irq_pending |= IMAN_IP;
3128 writel(irq_pending, &xhci->ir_set->irq_pending);
3129 }
3130
3131 if (xhci->xhc_state & XHCI_STATE_DYING ||
3132 xhci->xhc_state & XHCI_STATE_HALTED) {
3133 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
3134 "Shouldn't IRQs be disabled?\n");
3135 /* Clear the event handler busy flag (RW1C);
3136 * the event ring should be empty.
3137 */
3138 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
3139 xhci_write_64(xhci, temp_64 | ERST_EHB,
3140 &xhci->ir_set->erst_dequeue);
3141 ret = IRQ_HANDLED;
3142 goto out;
3143 }
3144
3145 event_ring_deq = xhci->event_ring->dequeue;
3146 /* FIXME this should be a delayed service routine
3147 * that clears the EHB.
3148 */
3149 while (xhci_handle_event(xhci) > 0) {
3150 if (event_loop++ < TRBS_PER_SEGMENT / 2)
3151 continue;
3152 xhci_update_erst_dequeue(xhci, event_ring_deq);
3153 event_ring_deq = xhci->event_ring->dequeue;
3154
3155 event_loop = 0;
3156 }
3157
3158 xhci_update_erst_dequeue(xhci, event_ring_deq);
3159 ret = IRQ_HANDLED;
3160
3161 out:
3162 spin_unlock_irqrestore(&xhci->lock, flags);
3163
3164 return ret;
3165 }
3166
xhci_msi_irq(int irq,void * hcd)3167 irqreturn_t xhci_msi_irq(int irq, void *hcd)
3168 {
3169 return xhci_irq(hcd);
3170 }
3171
3172 /**** Endpoint Ring Operations ****/
3173
3174 /*
3175 * Generic function for queueing a TRB on a ring.
3176 * The caller must have checked to make sure there's room on the ring.
3177 *
3178 * @more_trbs_coming: Will you enqueue more TRBs before calling
3179 * prepare_transfer()?
3180 */
queue_trb(struct xhci_hcd * xhci,struct xhci_ring * ring,bool more_trbs_coming,u32 field1,u32 field2,u32 field3,u32 field4)3181 static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
3182 bool more_trbs_coming,
3183 u32 field1, u32 field2, u32 field3, u32 field4)
3184 {
3185 struct xhci_generic_trb *trb;
3186
3187 trb = &ring->enqueue->generic;
3188 trb->field[0] = cpu_to_le32(field1);
3189 trb->field[1] = cpu_to_le32(field2);
3190 trb->field[2] = cpu_to_le32(field3);
3191 /* make sure TRB is fully written before giving it to the controller */
3192 wmb();
3193 trb->field[3] = cpu_to_le32(field4);
3194
3195 trace_xhci_queue_trb(ring, trb);
3196
3197 inc_enq(xhci, ring, more_trbs_coming);
3198 }
3199
3200 /*
3201 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
3202 * FIXME allocate segments if the ring is full.
3203 */
prepare_ring(struct xhci_hcd * xhci,struct xhci_ring * ep_ring,u32 ep_state,unsigned int num_trbs,gfp_t mem_flags)3204 static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
3205 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
3206 {
3207 unsigned int num_trbs_needed;
3208 unsigned int link_trb_count = 0;
3209
3210 /* Make sure the endpoint has been added to xHC schedule */
3211 switch (ep_state) {
3212 case EP_STATE_DISABLED:
3213 /*
3214 * USB core changed config/interfaces without notifying us,
3215 * or hardware is reporting the wrong state.
3216 */
3217 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
3218 return -ENOENT;
3219 case EP_STATE_ERROR:
3220 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
3221 /* FIXME event handling code for error needs to clear it */
3222 /* XXX not sure if this should be -ENOENT or not */
3223 return -EINVAL;
3224 case EP_STATE_HALTED:
3225 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
3226 case EP_STATE_STOPPED:
3227 case EP_STATE_RUNNING:
3228 break;
3229 default:
3230 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
3231 /*
3232 * FIXME issue Configure Endpoint command to try to get the HC
3233 * back into a known state.
3234 */
3235 return -EINVAL;
3236 }
3237
3238 while (1) {
3239 if (room_on_ring(xhci, ep_ring, num_trbs))
3240 break;
3241
3242 if (ep_ring == xhci->cmd_ring) {
3243 xhci_err(xhci, "Do not support expand command ring\n");
3244 return -ENOMEM;
3245 }
3246
3247 xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
3248 "ERROR no room on ep ring, try ring expansion");
3249 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
3250 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
3251 mem_flags)) {
3252 xhci_err(xhci, "Ring expansion failed\n");
3253 return -ENOMEM;
3254 }
3255 }
3256
3257 while (trb_is_link(ep_ring->enqueue)) {
3258 /* If we're not dealing with 0.95 hardware or isoc rings
3259 * on AMD 0.96 host, clear the chain bit.
3260 */
3261 if (!xhci_link_trb_quirk(xhci) &&
3262 !(ep_ring->type == TYPE_ISOC &&
3263 (xhci->quirks & XHCI_AMD_0x96_HOST)))
3264 ep_ring->enqueue->link.control &=
3265 cpu_to_le32(~TRB_CHAIN);
3266 else
3267 ep_ring->enqueue->link.control |=
3268 cpu_to_le32(TRB_CHAIN);
3269
3270 wmb();
3271 ep_ring->enqueue->link.control ^= cpu_to_le32(TRB_CYCLE);
3272
3273 /* Toggle the cycle bit after the last ring segment. */
3274 if (link_trb_toggles_cycle(ep_ring->enqueue))
3275 ep_ring->cycle_state ^= 1;
3276
3277 ep_ring->enq_seg = ep_ring->enq_seg->next;
3278 ep_ring->enqueue = ep_ring->enq_seg->trbs;
3279
3280 /* prevent infinite loop if all first trbs are link trbs */
3281 if (link_trb_count++ > ep_ring->num_segs) {
3282 xhci_warn(xhci, "Ring is an endless link TRB loop\n");
3283 return -EINVAL;
3284 }
3285 }
3286
3287 if (last_trb_on_seg(ep_ring->enq_seg, ep_ring->enqueue)) {
3288 xhci_warn(xhci, "Missing link TRB at end of ring segment\n");
3289 return -EINVAL;
3290 }
3291
3292 return 0;
3293 }
3294
prepare_transfer(struct xhci_hcd * xhci,struct xhci_virt_device * xdev,unsigned int ep_index,unsigned int stream_id,unsigned int num_trbs,struct urb * urb,unsigned int td_index,gfp_t mem_flags)3295 static int prepare_transfer(struct xhci_hcd *xhci,
3296 struct xhci_virt_device *xdev,
3297 unsigned int ep_index,
3298 unsigned int stream_id,
3299 unsigned int num_trbs,
3300 struct urb *urb,
3301 unsigned int td_index,
3302 gfp_t mem_flags)
3303 {
3304 int ret;
3305 struct urb_priv *urb_priv;
3306 struct xhci_td *td;
3307 struct xhci_ring *ep_ring;
3308 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3309
3310 ep_ring = xhci_triad_to_transfer_ring(xhci, xdev->slot_id, ep_index,
3311 stream_id);
3312 if (!ep_ring) {
3313 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
3314 stream_id);
3315 return -EINVAL;
3316 }
3317
3318 ret = prepare_ring(xhci, ep_ring, GET_EP_CTX_STATE(ep_ctx),
3319 num_trbs, mem_flags);
3320 if (ret)
3321 return ret;
3322
3323 urb_priv = urb->hcpriv;
3324 td = &urb_priv->td[td_index];
3325
3326 INIT_LIST_HEAD(&td->td_list);
3327 INIT_LIST_HEAD(&td->cancelled_td_list);
3328
3329 if (td_index == 0) {
3330 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
3331 if (unlikely(ret))
3332 return ret;
3333 }
3334
3335 td->urb = urb;
3336 /* Add this TD to the tail of the endpoint ring's TD list */
3337 list_add_tail(&td->td_list, &ep_ring->td_list);
3338 td->start_seg = ep_ring->enq_seg;
3339 td->first_trb = ep_ring->enqueue;
3340
3341 return 0;
3342 }
3343
count_trbs(u64 addr,u64 len)3344 unsigned int count_trbs(u64 addr, u64 len)
3345 {
3346 unsigned int num_trbs;
3347
3348 num_trbs = DIV_ROUND_UP(len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3349 TRB_MAX_BUFF_SIZE);
3350 if (num_trbs == 0)
3351 num_trbs++;
3352
3353 return num_trbs;
3354 }
3355
count_trbs_needed(struct urb * urb)3356 static inline unsigned int count_trbs_needed(struct urb *urb)
3357 {
3358 return count_trbs(urb->transfer_dma, urb->transfer_buffer_length);
3359 }
3360
count_sg_trbs_needed(struct urb * urb)3361 static unsigned int count_sg_trbs_needed(struct urb *urb)
3362 {
3363 struct scatterlist *sg;
3364 unsigned int i, len, full_len, num_trbs = 0;
3365
3366 full_len = urb->transfer_buffer_length;
3367
3368 for_each_sg(urb->sg, sg, urb->num_mapped_sgs, i) {
3369 len = sg_dma_len(sg);
3370 num_trbs += count_trbs(sg_dma_address(sg), len);
3371 len = min_t(unsigned int, len, full_len);
3372 full_len -= len;
3373 if (full_len == 0)
3374 break;
3375 }
3376
3377 return num_trbs;
3378 }
3379
count_isoc_trbs_needed(struct urb * urb,int i)3380 static unsigned int count_isoc_trbs_needed(struct urb *urb, int i)
3381 {
3382 u64 addr, len;
3383
3384 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3385 len = urb->iso_frame_desc[i].length;
3386
3387 return count_trbs(addr, len);
3388 }
3389
check_trb_math(struct urb * urb,int running_total)3390 static void check_trb_math(struct urb *urb, int running_total)
3391 {
3392 if (unlikely(running_total != urb->transfer_buffer_length))
3393 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
3394 "queued %#x (%d), asked for %#x (%d)\n",
3395 __func__,
3396 urb->ep->desc.bEndpointAddress,
3397 running_total, running_total,
3398 urb->transfer_buffer_length,
3399 urb->transfer_buffer_length);
3400 }
3401
giveback_first_trb(struct xhci_hcd * xhci,int slot_id,unsigned int ep_index,unsigned int stream_id,int start_cycle,struct xhci_generic_trb * start_trb)3402 static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
3403 unsigned int ep_index, unsigned int stream_id, int start_cycle,
3404 struct xhci_generic_trb *start_trb)
3405 {
3406 /*
3407 * Pass all the TRBs to the hardware at once and make sure this write
3408 * isn't reordered.
3409 */
3410 wmb();
3411 if (start_cycle)
3412 start_trb->field[3] |= cpu_to_le32(start_cycle);
3413 else
3414 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
3415 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
3416 }
3417
check_interval(struct xhci_hcd * xhci,struct urb * urb,struct xhci_ep_ctx * ep_ctx)3418 static void check_interval(struct xhci_hcd *xhci, struct urb *urb,
3419 struct xhci_ep_ctx *ep_ctx)
3420 {
3421 int xhci_interval;
3422 int ep_interval;
3423
3424 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
3425 ep_interval = urb->interval;
3426
3427 /* Convert to microframes */
3428 if (urb->dev->speed == USB_SPEED_LOW ||
3429 urb->dev->speed == USB_SPEED_FULL)
3430 ep_interval *= 8;
3431
3432 /* FIXME change this to a warning and a suggestion to use the new API
3433 * to set the polling interval (once the API is added).
3434 */
3435 if (xhci_interval != ep_interval) {
3436 dev_dbg_ratelimited(&urb->dev->dev,
3437 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3438 ep_interval, ep_interval == 1 ? "" : "s",
3439 xhci_interval, xhci_interval == 1 ? "" : "s");
3440 urb->interval = xhci_interval;
3441 /* Convert back to frames for LS/FS devices */
3442 if (urb->dev->speed == USB_SPEED_LOW ||
3443 urb->dev->speed == USB_SPEED_FULL)
3444 urb->interval /= 8;
3445 }
3446 }
3447
3448 /*
3449 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
3450 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
3451 * (comprised of sg list entries) can take several service intervals to
3452 * transmit.
3453 */
xhci_queue_intr_tx(struct xhci_hcd * xhci,gfp_t mem_flags,struct urb * urb,int slot_id,unsigned int ep_index)3454 int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3455 struct urb *urb, int slot_id, unsigned int ep_index)
3456 {
3457 struct xhci_ep_ctx *ep_ctx;
3458
3459 ep_ctx = xhci_get_ep_ctx(xhci, xhci->devs[slot_id]->out_ctx, ep_index);
3460 check_interval(xhci, urb, ep_ctx);
3461
3462 return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
3463 }
3464
3465 /*
3466 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
3467 * packets remaining in the TD (*not* including this TRB).
3468 *
3469 * Total TD packet count = total_packet_count =
3470 * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
3471 *
3472 * Packets transferred up to and including this TRB = packets_transferred =
3473 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
3474 *
3475 * TD size = total_packet_count - packets_transferred
3476 *
3477 * For xHCI 0.96 and older, TD size field should be the remaining bytes
3478 * including this TRB, right shifted by 10
3479 *
3480 * For all hosts it must fit in bits 21:17, so it can't be bigger than 31.
3481 * This is taken care of in the TRB_TD_SIZE() macro
3482 *
3483 * The last TRB in a TD must have the TD size set to zero.
3484 */
xhci_td_remainder(struct xhci_hcd * xhci,int transferred,int trb_buff_len,unsigned int td_total_len,struct urb * urb,bool more_trbs_coming)3485 static u32 xhci_td_remainder(struct xhci_hcd *xhci, int transferred,
3486 int trb_buff_len, unsigned int td_total_len,
3487 struct urb *urb, bool more_trbs_coming)
3488 {
3489 u32 maxp, total_packet_count;
3490
3491 /* MTK xHCI 0.96 contains some features from 1.0 */
3492 if (xhci->hci_version < 0x100 && !(xhci->quirks & XHCI_MTK_HOST))
3493 return ((td_total_len - transferred) >> 10);
3494
3495 /* One TRB with a zero-length data packet. */
3496 if (!more_trbs_coming || (transferred == 0 && trb_buff_len == 0) ||
3497 trb_buff_len == td_total_len)
3498 return 0;
3499
3500 /* for MTK xHCI 0.96, TD size include this TRB, but not in 1.x */
3501 if ((xhci->quirks & XHCI_MTK_HOST) && (xhci->hci_version < 0x100))
3502 trb_buff_len = 0;
3503
3504 maxp = usb_endpoint_maxp(&urb->ep->desc);
3505 total_packet_count = DIV_ROUND_UP(td_total_len, maxp);
3506
3507 /* Queueing functions don't count the current TRB into transferred */
3508 return (total_packet_count - ((transferred + trb_buff_len) / maxp));
3509 }
3510
3511
xhci_align_td(struct xhci_hcd * xhci,struct urb * urb,u32 enqd_len,u32 * trb_buff_len,struct xhci_segment * seg)3512 static int xhci_align_td(struct xhci_hcd *xhci, struct urb *urb, u32 enqd_len,
3513 u32 *trb_buff_len, struct xhci_segment *seg)
3514 {
3515 struct device *dev = xhci_to_hcd(xhci)->self.controller;
3516 unsigned int unalign;
3517 unsigned int max_pkt;
3518 u32 new_buff_len;
3519 size_t len;
3520
3521 max_pkt = usb_endpoint_maxp(&urb->ep->desc);
3522 unalign = (enqd_len + *trb_buff_len) % max_pkt;
3523
3524 /* we got lucky, last normal TRB data on segment is packet aligned */
3525 if (unalign == 0)
3526 return 0;
3527
3528 xhci_dbg(xhci, "Unaligned %d bytes, buff len %d\n",
3529 unalign, *trb_buff_len);
3530
3531 /* is the last nornal TRB alignable by splitting it */
3532 if (*trb_buff_len > unalign) {
3533 *trb_buff_len -= unalign;
3534 xhci_dbg(xhci, "split align, new buff len %d\n", *trb_buff_len);
3535 return 0;
3536 }
3537
3538 /*
3539 * We want enqd_len + trb_buff_len to sum up to a number aligned to
3540 * number which is divisible by the endpoint's wMaxPacketSize. IOW:
3541 * (size of currently enqueued TRBs + remainder) % wMaxPacketSize == 0.
3542 */
3543 new_buff_len = max_pkt - (enqd_len % max_pkt);
3544
3545 if (new_buff_len > (urb->transfer_buffer_length - enqd_len))
3546 new_buff_len = (urb->transfer_buffer_length - enqd_len);
3547
3548 /* create a max max_pkt sized bounce buffer pointed to by last trb */
3549 if (usb_urb_dir_out(urb)) {
3550 if (urb->num_sgs) {
3551 len = sg_pcopy_to_buffer(urb->sg, urb->num_sgs,
3552 seg->bounce_buf, new_buff_len, enqd_len);
3553 if (len != new_buff_len)
3554 xhci_warn(xhci, "WARN Wrong bounce buffer write length: %zu != %d\n",
3555 len, new_buff_len);
3556 } else {
3557 memcpy(seg->bounce_buf, urb->transfer_buffer + enqd_len, new_buff_len);
3558 }
3559
3560 seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
3561 max_pkt, DMA_TO_DEVICE);
3562 } else {
3563 seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
3564 max_pkt, DMA_FROM_DEVICE);
3565 }
3566
3567 if (dma_mapping_error(dev, seg->bounce_dma)) {
3568 /* try without aligning. Some host controllers survive */
3569 xhci_warn(xhci, "Failed mapping bounce buffer, not aligning\n");
3570 return 0;
3571 }
3572 *trb_buff_len = new_buff_len;
3573 seg->bounce_len = new_buff_len;
3574 seg->bounce_offs = enqd_len;
3575
3576 xhci_dbg(xhci, "Bounce align, new buff len %d\n", *trb_buff_len);
3577
3578 return 1;
3579 }
3580
3581 /* This is very similar to what ehci-q.c qtd_fill() does */
xhci_queue_bulk_tx(struct xhci_hcd * xhci,gfp_t mem_flags,struct urb * urb,int slot_id,unsigned int ep_index)3582 int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3583 struct urb *urb, int slot_id, unsigned int ep_index)
3584 {
3585 struct xhci_ring *ring;
3586 struct urb_priv *urb_priv;
3587 struct xhci_td *td;
3588 struct xhci_generic_trb *start_trb;
3589 struct scatterlist *sg = NULL;
3590 bool more_trbs_coming = true;
3591 bool need_zero_pkt = false;
3592 bool first_trb = true;
3593 unsigned int num_trbs;
3594 unsigned int start_cycle, num_sgs = 0;
3595 unsigned int enqd_len, block_len, trb_buff_len, full_len;
3596 int sent_len, ret;
3597 u32 field, length_field, remainder;
3598 u64 addr, send_addr;
3599
3600 ring = xhci_urb_to_transfer_ring(xhci, urb);
3601 if (!ring)
3602 return -EINVAL;
3603
3604 full_len = urb->transfer_buffer_length;
3605 /* If we have scatter/gather list, we use it. */
3606 if (urb->num_sgs) {
3607 num_sgs = urb->num_mapped_sgs;
3608 sg = urb->sg;
3609 addr = (u64) sg_dma_address(sg);
3610 block_len = sg_dma_len(sg);
3611 num_trbs = count_sg_trbs_needed(urb);
3612 } else {
3613 num_trbs = count_trbs_needed(urb);
3614 addr = (u64) urb->transfer_dma;
3615 block_len = full_len;
3616 }
3617 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3618 ep_index, urb->stream_id,
3619 num_trbs, urb, 0, mem_flags);
3620 if (unlikely(ret < 0))
3621 return ret;
3622
3623 urb_priv = urb->hcpriv;
3624
3625 /* Deal with URB_ZERO_PACKET - need one more td/trb */
3626 if (urb->transfer_flags & URB_ZERO_PACKET && urb_priv->num_tds > 1)
3627 need_zero_pkt = true;
3628
3629 td = &urb_priv->td[0];
3630
3631 /*
3632 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3633 * until we've finished creating all the other TRBs. The ring's cycle
3634 * state may change as we enqueue the other TRBs, so save it too.
3635 */
3636 start_trb = &ring->enqueue->generic;
3637 start_cycle = ring->cycle_state;
3638 send_addr = addr;
3639
3640 /* Queue the TRBs, even if they are zero-length */
3641 for (enqd_len = 0; first_trb || enqd_len < full_len;
3642 enqd_len += trb_buff_len) {
3643 field = TRB_TYPE(TRB_NORMAL);
3644
3645 /* TRB buffer should not cross 64KB boundaries */
3646 trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
3647 trb_buff_len = min_t(unsigned int, trb_buff_len, block_len);
3648
3649 if (enqd_len + trb_buff_len > full_len)
3650 trb_buff_len = full_len - enqd_len;
3651
3652 /* Don't change the cycle bit of the first TRB until later */
3653 if (first_trb) {
3654 first_trb = false;
3655 if (start_cycle == 0)
3656 field |= TRB_CYCLE;
3657 } else
3658 field |= ring->cycle_state;
3659
3660 /* Chain all the TRBs together; clear the chain bit in the last
3661 * TRB to indicate it's the last TRB in the chain.
3662 */
3663 if (enqd_len + trb_buff_len < full_len) {
3664 field |= TRB_CHAIN;
3665 if (trb_is_link(ring->enqueue + 1)) {
3666 if (xhci_align_td(xhci, urb, enqd_len,
3667 &trb_buff_len,
3668 ring->enq_seg)) {
3669 send_addr = ring->enq_seg->bounce_dma;
3670 /* assuming TD won't span 2 segs */
3671 td->bounce_seg = ring->enq_seg;
3672 }
3673 }
3674 }
3675 if (enqd_len + trb_buff_len >= full_len) {
3676 field &= ~TRB_CHAIN;
3677 field |= TRB_IOC;
3678 more_trbs_coming = false;
3679 td->last_trb = ring->enqueue;
3680 td->last_trb_seg = ring->enq_seg;
3681 if (xhci_urb_suitable_for_idt(urb)) {
3682 memcpy(&send_addr, urb->transfer_buffer,
3683 trb_buff_len);
3684 le64_to_cpus(&send_addr);
3685 field |= TRB_IDT;
3686 }
3687 }
3688
3689 /* Only set interrupt on short packet for IN endpoints */
3690 if (usb_urb_dir_in(urb))
3691 field |= TRB_ISP;
3692
3693 /* Set the TRB length, TD size, and interrupter fields. */
3694 remainder = xhci_td_remainder(xhci, enqd_len, trb_buff_len,
3695 full_len, urb, more_trbs_coming);
3696
3697 length_field = TRB_LEN(trb_buff_len) |
3698 TRB_TD_SIZE(remainder) |
3699 TRB_INTR_TARGET(0);
3700
3701 queue_trb(xhci, ring, more_trbs_coming | need_zero_pkt,
3702 lower_32_bits(send_addr),
3703 upper_32_bits(send_addr),
3704 length_field,
3705 field);
3706 td->num_trbs++;
3707 addr += trb_buff_len;
3708 sent_len = trb_buff_len;
3709
3710 while (sg && sent_len >= block_len) {
3711 /* New sg entry */
3712 --num_sgs;
3713 sent_len -= block_len;
3714 sg = sg_next(sg);
3715 if (num_sgs != 0 && sg) {
3716 block_len = sg_dma_len(sg);
3717 addr = (u64) sg_dma_address(sg);
3718 addr += sent_len;
3719 }
3720 }
3721 block_len -= sent_len;
3722 send_addr = addr;
3723 }
3724
3725 if (need_zero_pkt) {
3726 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3727 ep_index, urb->stream_id,
3728 1, urb, 1, mem_flags);
3729 urb_priv->td[1].last_trb = ring->enqueue;
3730 urb_priv->td[1].last_trb_seg = ring->enq_seg;
3731 field = TRB_TYPE(TRB_NORMAL) | ring->cycle_state | TRB_IOC;
3732 queue_trb(xhci, ring, 0, 0, 0, TRB_INTR_TARGET(0), field);
3733 urb_priv->td[1].num_trbs++;
3734 }
3735
3736 check_trb_math(urb, enqd_len);
3737 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3738 start_cycle, start_trb);
3739 return 0;
3740 }
3741
3742 /* Caller must have locked xhci->lock */
xhci_queue_ctrl_tx(struct xhci_hcd * xhci,gfp_t mem_flags,struct urb * urb,int slot_id,unsigned int ep_index)3743 int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3744 struct urb *urb, int slot_id, unsigned int ep_index)
3745 {
3746 struct xhci_ring *ep_ring;
3747 int num_trbs;
3748 int ret;
3749 struct usb_ctrlrequest *setup;
3750 struct xhci_generic_trb *start_trb;
3751 int start_cycle;
3752 u32 field;
3753 struct urb_priv *urb_priv;
3754 struct xhci_td *td;
3755
3756 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3757 if (!ep_ring)
3758 return -EINVAL;
3759
3760 /*
3761 * Need to copy setup packet into setup TRB, so we can't use the setup
3762 * DMA address.
3763 */
3764 if (!urb->setup_packet)
3765 return -EINVAL;
3766
3767 /* 1 TRB for setup, 1 for status */
3768 num_trbs = 2;
3769 /*
3770 * Don't need to check if we need additional event data and normal TRBs,
3771 * since data in control transfers will never get bigger than 16MB
3772 * XXX: can we get a buffer that crosses 64KB boundaries?
3773 */
3774 if (urb->transfer_buffer_length > 0)
3775 num_trbs++;
3776 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3777 ep_index, urb->stream_id,
3778 num_trbs, urb, 0, mem_flags);
3779 if (ret < 0)
3780 return ret;
3781
3782 urb_priv = urb->hcpriv;
3783 td = &urb_priv->td[0];
3784 td->num_trbs = num_trbs;
3785
3786 /*
3787 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3788 * until we've finished creating all the other TRBs. The ring's cycle
3789 * state may change as we enqueue the other TRBs, so save it too.
3790 */
3791 start_trb = &ep_ring->enqueue->generic;
3792 start_cycle = ep_ring->cycle_state;
3793
3794 /* Queue setup TRB - see section 6.4.1.2.1 */
3795 /* FIXME better way to translate setup_packet into two u32 fields? */
3796 setup = (struct usb_ctrlrequest *) urb->setup_packet;
3797 field = 0;
3798 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3799 if (start_cycle == 0)
3800 field |= 0x1;
3801
3802 /* xHCI 1.0/1.1 6.4.1.2.1: Transfer Type field */
3803 if ((xhci->hci_version >= 0x100) || (xhci->quirks & XHCI_MTK_HOST)) {
3804 if (urb->transfer_buffer_length > 0) {
3805 if (setup->bRequestType & USB_DIR_IN)
3806 field |= TRB_TX_TYPE(TRB_DATA_IN);
3807 else
3808 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3809 }
3810 }
3811
3812 queue_trb(xhci, ep_ring, true,
3813 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3814 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3815 TRB_LEN(8) | TRB_INTR_TARGET(0),
3816 /* Immediate data in pointer */
3817 field);
3818
3819 /* If there's data, queue data TRBs */
3820 /* Only set interrupt on short packet for IN endpoints */
3821 if (usb_urb_dir_in(urb))
3822 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3823 else
3824 field = TRB_TYPE(TRB_DATA);
3825
3826 if (urb->transfer_buffer_length > 0) {
3827 u32 length_field, remainder;
3828 u64 addr;
3829
3830 if (xhci_urb_suitable_for_idt(urb)) {
3831 memcpy(&addr, urb->transfer_buffer,
3832 urb->transfer_buffer_length);
3833 le64_to_cpus(&addr);
3834 field |= TRB_IDT;
3835 } else {
3836 addr = (u64) urb->transfer_dma;
3837 }
3838
3839 remainder = xhci_td_remainder(xhci, 0,
3840 urb->transfer_buffer_length,
3841 urb->transfer_buffer_length,
3842 urb, 1);
3843 length_field = TRB_LEN(urb->transfer_buffer_length) |
3844 TRB_TD_SIZE(remainder) |
3845 TRB_INTR_TARGET(0);
3846 if (setup->bRequestType & USB_DIR_IN)
3847 field |= TRB_DIR_IN;
3848 queue_trb(xhci, ep_ring, true,
3849 lower_32_bits(addr),
3850 upper_32_bits(addr),
3851 length_field,
3852 field | ep_ring->cycle_state);
3853 }
3854
3855 /* Save the DMA address of the last TRB in the TD */
3856 td->last_trb = ep_ring->enqueue;
3857 td->last_trb_seg = ep_ring->enq_seg;
3858
3859 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3860 /* If the device sent data, the status stage is an OUT transfer */
3861 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3862 field = 0;
3863 else
3864 field = TRB_DIR_IN;
3865 queue_trb(xhci, ep_ring, false,
3866 0,
3867 0,
3868 TRB_INTR_TARGET(0),
3869 /* Event on completion */
3870 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3871
3872 giveback_first_trb(xhci, slot_id, ep_index, 0,
3873 start_cycle, start_trb);
3874 return 0;
3875 }
3876
3877 /*
3878 * The transfer burst count field of the isochronous TRB defines the number of
3879 * bursts that are required to move all packets in this TD. Only SuperSpeed
3880 * devices can burst up to bMaxBurst number of packets per service interval.
3881 * This field is zero based, meaning a value of zero in the field means one
3882 * burst. Basically, for everything but SuperSpeed devices, this field will be
3883 * zero. Only xHCI 1.0 host controllers support this field.
3884 */
xhci_get_burst_count(struct xhci_hcd * xhci,struct urb * urb,unsigned int total_packet_count)3885 static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
3886 struct urb *urb, unsigned int total_packet_count)
3887 {
3888 unsigned int max_burst;
3889
3890 if (xhci->hci_version < 0x100 || urb->dev->speed < USB_SPEED_SUPER)
3891 return 0;
3892
3893 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3894 return DIV_ROUND_UP(total_packet_count, max_burst + 1) - 1;
3895 }
3896
3897 /*
3898 * Returns the number of packets in the last "burst" of packets. This field is
3899 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3900 * the last burst packet count is equal to the total number of packets in the
3901 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3902 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3903 * contain 1 to (bMaxBurst + 1) packets.
3904 */
xhci_get_last_burst_packet_count(struct xhci_hcd * xhci,struct urb * urb,unsigned int total_packet_count)3905 static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
3906 struct urb *urb, unsigned int total_packet_count)
3907 {
3908 unsigned int max_burst;
3909 unsigned int residue;
3910
3911 if (xhci->hci_version < 0x100)
3912 return 0;
3913
3914 if (urb->dev->speed >= USB_SPEED_SUPER) {
3915 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3916 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3917 residue = total_packet_count % (max_burst + 1);
3918 /* If residue is zero, the last burst contains (max_burst + 1)
3919 * number of packets, but the TLBPC field is zero-based.
3920 */
3921 if (residue == 0)
3922 return max_burst;
3923 return residue - 1;
3924 }
3925 if (total_packet_count == 0)
3926 return 0;
3927 return total_packet_count - 1;
3928 }
3929
3930 /*
3931 * Calculates Frame ID field of the isochronous TRB identifies the
3932 * target frame that the Interval associated with this Isochronous
3933 * Transfer Descriptor will start on. Refer to 4.11.2.5 in 1.1 spec.
3934 *
3935 * Returns actual frame id on success, negative value on error.
3936 */
xhci_get_isoc_frame_id(struct xhci_hcd * xhci,struct urb * urb,int index)3937 static int xhci_get_isoc_frame_id(struct xhci_hcd *xhci,
3938 struct urb *urb, int index)
3939 {
3940 int start_frame, ist, ret = 0;
3941 int start_frame_id, end_frame_id, current_frame_id;
3942
3943 if (urb->dev->speed == USB_SPEED_LOW ||
3944 urb->dev->speed == USB_SPEED_FULL)
3945 start_frame = urb->start_frame + index * urb->interval;
3946 else
3947 start_frame = (urb->start_frame + index * urb->interval) >> 3;
3948
3949 /* Isochronous Scheduling Threshold (IST, bits 0~3 in HCSPARAMS2):
3950 *
3951 * If bit [3] of IST is cleared to '0', software can add a TRB no
3952 * later than IST[2:0] Microframes before that TRB is scheduled to
3953 * be executed.
3954 * If bit [3] of IST is set to '1', software can add a TRB no later
3955 * than IST[2:0] Frames before that TRB is scheduled to be executed.
3956 */
3957 ist = HCS_IST(xhci->hcs_params2) & 0x7;
3958 if (HCS_IST(xhci->hcs_params2) & (1 << 3))
3959 ist <<= 3;
3960
3961 /* Software shall not schedule an Isoch TD with a Frame ID value that
3962 * is less than the Start Frame ID or greater than the End Frame ID,
3963 * where:
3964 *
3965 * End Frame ID = (Current MFINDEX register value + 895 ms.) MOD 2048
3966 * Start Frame ID = (Current MFINDEX register value + IST + 1) MOD 2048
3967 *
3968 * Both the End Frame ID and Start Frame ID values are calculated
3969 * in microframes. When software determines the valid Frame ID value;
3970 * The End Frame ID value should be rounded down to the nearest Frame
3971 * boundary, and the Start Frame ID value should be rounded up to the
3972 * nearest Frame boundary.
3973 */
3974 current_frame_id = readl(&xhci->run_regs->microframe_index);
3975 start_frame_id = roundup(current_frame_id + ist + 1, 8);
3976 end_frame_id = rounddown(current_frame_id + 895 * 8, 8);
3977
3978 start_frame &= 0x7ff;
3979 start_frame_id = (start_frame_id >> 3) & 0x7ff;
3980 end_frame_id = (end_frame_id >> 3) & 0x7ff;
3981
3982 xhci_dbg(xhci, "%s: index %d, reg 0x%x start_frame_id 0x%x, end_frame_id 0x%x, start_frame 0x%x\n",
3983 __func__, index, readl(&xhci->run_regs->microframe_index),
3984 start_frame_id, end_frame_id, start_frame);
3985
3986 if (start_frame_id < end_frame_id) {
3987 if (start_frame > end_frame_id ||
3988 start_frame < start_frame_id)
3989 ret = -EINVAL;
3990 } else if (start_frame_id > end_frame_id) {
3991 if ((start_frame > end_frame_id &&
3992 start_frame < start_frame_id))
3993 ret = -EINVAL;
3994 } else {
3995 ret = -EINVAL;
3996 }
3997
3998 if (index == 0) {
3999 if (ret == -EINVAL || start_frame == start_frame_id) {
4000 start_frame = start_frame_id + 1;
4001 if (urb->dev->speed == USB_SPEED_LOW ||
4002 urb->dev->speed == USB_SPEED_FULL)
4003 urb->start_frame = start_frame;
4004 else
4005 urb->start_frame = start_frame << 3;
4006 ret = 0;
4007 }
4008 }
4009
4010 if (ret) {
4011 xhci_warn(xhci, "Frame ID %d (reg %d, index %d) beyond range (%d, %d)\n",
4012 start_frame, current_frame_id, index,
4013 start_frame_id, end_frame_id);
4014 xhci_warn(xhci, "Ignore frame ID field, use SIA bit instead\n");
4015 return ret;
4016 }
4017
4018 return start_frame;
4019 }
4020
4021 /* Check if we should generate event interrupt for a TD in an isoc URB */
trb_block_event_intr(struct xhci_hcd * xhci,int num_tds,int i)4022 static bool trb_block_event_intr(struct xhci_hcd *xhci, int num_tds, int i)
4023 {
4024 if (xhci->hci_version < 0x100)
4025 return false;
4026 /* always generate an event interrupt for the last TD */
4027 if (i == num_tds - 1)
4028 return false;
4029 /*
4030 * If AVOID_BEI is set the host handles full event rings poorly,
4031 * generate an event at least every 8th TD to clear the event ring
4032 */
4033 if (i && xhci->quirks & XHCI_AVOID_BEI)
4034 return !!(i % 8);
4035
4036 return true;
4037 }
4038
4039 /* This is for isoc transfer */
xhci_queue_isoc_tx(struct xhci_hcd * xhci,gfp_t mem_flags,struct urb * urb,int slot_id,unsigned int ep_index)4040 static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
4041 struct urb *urb, int slot_id, unsigned int ep_index)
4042 {
4043 struct xhci_ring *ep_ring;
4044 struct urb_priv *urb_priv;
4045 struct xhci_td *td;
4046 int num_tds, trbs_per_td;
4047 struct xhci_generic_trb *start_trb;
4048 bool first_trb;
4049 int start_cycle;
4050 u32 field, length_field;
4051 int running_total, trb_buff_len, td_len, td_remain_len, ret;
4052 u64 start_addr, addr;
4053 int i, j;
4054 bool more_trbs_coming;
4055 struct xhci_virt_ep *xep;
4056 int frame_id;
4057
4058 xep = &xhci->devs[slot_id]->eps[ep_index];
4059 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
4060
4061 num_tds = urb->number_of_packets;
4062 if (num_tds < 1) {
4063 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
4064 return -EINVAL;
4065 }
4066 start_addr = (u64) urb->transfer_dma;
4067 start_trb = &ep_ring->enqueue->generic;
4068 start_cycle = ep_ring->cycle_state;
4069
4070 urb_priv = urb->hcpriv;
4071 /* Queue the TRBs for each TD, even if they are zero-length */
4072 for (i = 0; i < num_tds; i++) {
4073 unsigned int total_pkt_count, max_pkt;
4074 unsigned int burst_count, last_burst_pkt_count;
4075 u32 sia_frame_id;
4076
4077 first_trb = true;
4078 running_total = 0;
4079 addr = start_addr + urb->iso_frame_desc[i].offset;
4080 td_len = urb->iso_frame_desc[i].length;
4081 td_remain_len = td_len;
4082 max_pkt = usb_endpoint_maxp(&urb->ep->desc);
4083 total_pkt_count = DIV_ROUND_UP(td_len, max_pkt);
4084
4085 /* A zero-length transfer still involves at least one packet. */
4086 if (total_pkt_count == 0)
4087 total_pkt_count++;
4088 burst_count = xhci_get_burst_count(xhci, urb, total_pkt_count);
4089 last_burst_pkt_count = xhci_get_last_burst_packet_count(xhci,
4090 urb, total_pkt_count);
4091
4092 trbs_per_td = count_isoc_trbs_needed(urb, i);
4093
4094 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
4095 urb->stream_id, trbs_per_td, urb, i, mem_flags);
4096 if (ret < 0) {
4097 if (i == 0)
4098 return ret;
4099 goto cleanup;
4100 }
4101 td = &urb_priv->td[i];
4102 td->num_trbs = trbs_per_td;
4103 /* use SIA as default, if frame id is used overwrite it */
4104 sia_frame_id = TRB_SIA;
4105 if (!(urb->transfer_flags & URB_ISO_ASAP) &&
4106 HCC_CFC(xhci->hcc_params)) {
4107 frame_id = xhci_get_isoc_frame_id(xhci, urb, i);
4108 if (frame_id >= 0)
4109 sia_frame_id = TRB_FRAME_ID(frame_id);
4110 }
4111 /*
4112 * Set isoc specific data for the first TRB in a TD.
4113 * Prevent HW from getting the TRBs by keeping the cycle state
4114 * inverted in the first TDs isoc TRB.
4115 */
4116 field = TRB_TYPE(TRB_ISOC) |
4117 TRB_TLBPC(last_burst_pkt_count) |
4118 sia_frame_id |
4119 (i ? ep_ring->cycle_state : !start_cycle);
4120
4121 /* xhci 1.1 with ETE uses TD_Size field for TBC, old is Rsvdz */
4122 if (!xep->use_extended_tbc)
4123 field |= TRB_TBC(burst_count);
4124
4125 /* fill the rest of the TRB fields, and remaining normal TRBs */
4126 for (j = 0; j < trbs_per_td; j++) {
4127 u32 remainder = 0;
4128
4129 /* only first TRB is isoc, overwrite otherwise */
4130 if (!first_trb)
4131 field = TRB_TYPE(TRB_NORMAL) |
4132 ep_ring->cycle_state;
4133
4134 /* Only set interrupt on short packet for IN EPs */
4135 if (usb_urb_dir_in(urb))
4136 field |= TRB_ISP;
4137
4138 /* Set the chain bit for all except the last TRB */
4139 if (j < trbs_per_td - 1) {
4140 more_trbs_coming = true;
4141 field |= TRB_CHAIN;
4142 } else {
4143 more_trbs_coming = false;
4144 td->last_trb = ep_ring->enqueue;
4145 td->last_trb_seg = ep_ring->enq_seg;
4146 field |= TRB_IOC;
4147 if (trb_block_event_intr(xhci, num_tds, i))
4148 field |= TRB_BEI;
4149 }
4150 /* Calculate TRB length */
4151 trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
4152 if (trb_buff_len > td_remain_len)
4153 trb_buff_len = td_remain_len;
4154
4155 /* Set the TRB length, TD size, & interrupter fields. */
4156 remainder = xhci_td_remainder(xhci, running_total,
4157 trb_buff_len, td_len,
4158 urb, more_trbs_coming);
4159
4160 length_field = TRB_LEN(trb_buff_len) |
4161 TRB_INTR_TARGET(0);
4162
4163 /* xhci 1.1 with ETE uses TD Size field for TBC */
4164 if (first_trb && xep->use_extended_tbc)
4165 length_field |= TRB_TD_SIZE_TBC(burst_count);
4166 else
4167 length_field |= TRB_TD_SIZE(remainder);
4168 first_trb = false;
4169
4170 queue_trb(xhci, ep_ring, more_trbs_coming,
4171 lower_32_bits(addr),
4172 upper_32_bits(addr),
4173 length_field,
4174 field);
4175 running_total += trb_buff_len;
4176
4177 addr += trb_buff_len;
4178 td_remain_len -= trb_buff_len;
4179 }
4180
4181 /* Check TD length */
4182 if (running_total != td_len) {
4183 xhci_err(xhci, "ISOC TD length unmatch\n");
4184 ret = -EINVAL;
4185 goto cleanup;
4186 }
4187 }
4188
4189 /* store the next frame id */
4190 if (HCC_CFC(xhci->hcc_params))
4191 xep->next_frame_id = urb->start_frame + num_tds * urb->interval;
4192
4193 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
4194 if (xhci->quirks & XHCI_AMD_PLL_FIX)
4195 usb_amd_quirk_pll_disable();
4196 }
4197 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
4198
4199 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
4200 start_cycle, start_trb);
4201 return 0;
4202 cleanup:
4203 /* Clean up a partially enqueued isoc transfer. */
4204
4205 for (i--; i >= 0; i--)
4206 list_del_init(&urb_priv->td[i].td_list);
4207
4208 /* Use the first TD as a temporary variable to turn the TDs we've queued
4209 * into No-ops with a software-owned cycle bit. That way the hardware
4210 * won't accidentally start executing bogus TDs when we partially
4211 * overwrite them. td->first_trb and td->start_seg are already set.
4212 */
4213 urb_priv->td[0].last_trb = ep_ring->enqueue;
4214 /* Every TRB except the first & last will have its cycle bit flipped. */
4215 td_to_noop(xhci, ep_ring, &urb_priv->td[0], true);
4216
4217 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
4218 ep_ring->enqueue = urb_priv->td[0].first_trb;
4219 ep_ring->enq_seg = urb_priv->td[0].start_seg;
4220 ep_ring->cycle_state = start_cycle;
4221 ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
4222 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
4223 return ret;
4224 }
4225
4226 /*
4227 * Check transfer ring to guarantee there is enough room for the urb.
4228 * Update ISO URB start_frame and interval.
4229 * Update interval as xhci_queue_intr_tx does. Use xhci frame_index to
4230 * update urb->start_frame if URB_ISO_ASAP is set in transfer_flags or
4231 * Contiguous Frame ID is not supported by HC.
4232 */
xhci_queue_isoc_tx_prepare(struct xhci_hcd * xhci,gfp_t mem_flags,struct urb * urb,int slot_id,unsigned int ep_index)4233 int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
4234 struct urb *urb, int slot_id, unsigned int ep_index)
4235 {
4236 struct xhci_virt_device *xdev;
4237 struct xhci_ring *ep_ring;
4238 struct xhci_ep_ctx *ep_ctx;
4239 int start_frame;
4240 int num_tds, num_trbs, i;
4241 int ret;
4242 struct xhci_virt_ep *xep;
4243 int ist;
4244
4245 xdev = xhci->devs[slot_id];
4246 xep = &xhci->devs[slot_id]->eps[ep_index];
4247 ep_ring = xdev->eps[ep_index].ring;
4248 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
4249
4250 num_trbs = 0;
4251 num_tds = urb->number_of_packets;
4252 for (i = 0; i < num_tds; i++)
4253 num_trbs += count_isoc_trbs_needed(urb, i);
4254
4255 /* Check the ring to guarantee there is enough room for the whole urb.
4256 * Do not insert any td of the urb to the ring if the check failed.
4257 */
4258 ret = prepare_ring(xhci, ep_ring, GET_EP_CTX_STATE(ep_ctx),
4259 num_trbs, mem_flags);
4260 if (ret)
4261 return ret;
4262
4263 /*
4264 * Check interval value. This should be done before we start to
4265 * calculate the start frame value.
4266 */
4267 check_interval(xhci, urb, ep_ctx);
4268
4269 /* Calculate the start frame and put it in urb->start_frame. */
4270 if (HCC_CFC(xhci->hcc_params) && !list_empty(&ep_ring->td_list)) {
4271 if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_RUNNING) {
4272 urb->start_frame = xep->next_frame_id;
4273 goto skip_start_over;
4274 }
4275 }
4276
4277 start_frame = readl(&xhci->run_regs->microframe_index);
4278 start_frame &= 0x3fff;
4279 /*
4280 * Round up to the next frame and consider the time before trb really
4281 * gets scheduled by hardare.
4282 */
4283 ist = HCS_IST(xhci->hcs_params2) & 0x7;
4284 if (HCS_IST(xhci->hcs_params2) & (1 << 3))
4285 ist <<= 3;
4286 start_frame += ist + XHCI_CFC_DELAY;
4287 start_frame = roundup(start_frame, 8);
4288
4289 /*
4290 * Round up to the next ESIT (Endpoint Service Interval Time) if ESIT
4291 * is greate than 8 microframes.
4292 */
4293 if (urb->dev->speed == USB_SPEED_LOW ||
4294 urb->dev->speed == USB_SPEED_FULL) {
4295 start_frame = roundup(start_frame, urb->interval << 3);
4296 urb->start_frame = start_frame >> 3;
4297 } else {
4298 start_frame = roundup(start_frame, urb->interval);
4299 urb->start_frame = start_frame;
4300 }
4301
4302 skip_start_over:
4303 ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
4304
4305 return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
4306 }
4307
4308 /**** Command Ring Operations ****/
4309
4310 /* Generic function for queueing a command TRB on the command ring.
4311 * Check to make sure there's room on the command ring for one command TRB.
4312 * Also check that there's room reserved for commands that must not fail.
4313 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
4314 * then only check for the number of reserved spots.
4315 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
4316 * because the command event handler may want to resubmit a failed command.
4317 */
queue_command(struct xhci_hcd * xhci,struct xhci_command * cmd,u32 field1,u32 field2,u32 field3,u32 field4,bool command_must_succeed)4318 static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
4319 u32 field1, u32 field2,
4320 u32 field3, u32 field4, bool command_must_succeed)
4321 {
4322 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
4323 int ret;
4324
4325 if ((xhci->xhc_state & XHCI_STATE_DYING) ||
4326 (xhci->xhc_state & XHCI_STATE_HALTED)) {
4327 xhci_dbg(xhci, "xHCI dying or halted, can't queue_command\n");
4328 return -ESHUTDOWN;
4329 }
4330
4331 if (!command_must_succeed)
4332 reserved_trbs++;
4333
4334 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
4335 reserved_trbs, GFP_ATOMIC);
4336 if (ret < 0) {
4337 xhci_err(xhci, "ERR: No room for command on command ring\n");
4338 if (command_must_succeed)
4339 xhci_err(xhci, "ERR: Reserved TRB counting for "
4340 "unfailable commands failed.\n");
4341 return ret;
4342 }
4343
4344 cmd->command_trb = xhci->cmd_ring->enqueue;
4345
4346 /* if there are no other commands queued we start the timeout timer */
4347 if (list_empty(&xhci->cmd_list)) {
4348 xhci->current_cmd = cmd;
4349 xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
4350 }
4351
4352 list_add_tail(&cmd->cmd_list, &xhci->cmd_list);
4353
4354 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
4355 field4 | xhci->cmd_ring->cycle_state);
4356 return 0;
4357 }
4358
4359 /* Queue a slot enable or disable request on the command ring */
xhci_queue_slot_control(struct xhci_hcd * xhci,struct xhci_command * cmd,u32 trb_type,u32 slot_id)4360 int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
4361 u32 trb_type, u32 slot_id)
4362 {
4363 return queue_command(xhci, cmd, 0, 0, 0,
4364 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
4365 }
4366
4367 /* Queue an address device command TRB */
xhci_queue_address_device(struct xhci_hcd * xhci,struct xhci_command * cmd,dma_addr_t in_ctx_ptr,u32 slot_id,enum xhci_setup_dev setup)4368 int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
4369 dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev setup)
4370 {
4371 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
4372 upper_32_bits(in_ctx_ptr), 0,
4373 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id)
4374 | (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false);
4375 }
4376
xhci_queue_vendor_command(struct xhci_hcd * xhci,struct xhci_command * cmd,u32 field1,u32 field2,u32 field3,u32 field4)4377 int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
4378 u32 field1, u32 field2, u32 field3, u32 field4)
4379 {
4380 return queue_command(xhci, cmd, field1, field2, field3, field4, false);
4381 }
4382
4383 /* Queue a reset device command TRB */
xhci_queue_reset_device(struct xhci_hcd * xhci,struct xhci_command * cmd,u32 slot_id)4384 int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
4385 u32 slot_id)
4386 {
4387 return queue_command(xhci, cmd, 0, 0, 0,
4388 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
4389 false);
4390 }
4391
4392 /* Queue a configure endpoint command TRB */
xhci_queue_configure_endpoint(struct xhci_hcd * xhci,struct xhci_command * cmd,dma_addr_t in_ctx_ptr,u32 slot_id,bool command_must_succeed)4393 int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
4394 struct xhci_command *cmd, dma_addr_t in_ctx_ptr,
4395 u32 slot_id, bool command_must_succeed)
4396 {
4397 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
4398 upper_32_bits(in_ctx_ptr), 0,
4399 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
4400 command_must_succeed);
4401 }
4402
4403 /* Queue an evaluate context command TRB */
xhci_queue_evaluate_context(struct xhci_hcd * xhci,struct xhci_command * cmd,dma_addr_t in_ctx_ptr,u32 slot_id,bool command_must_succeed)4404 int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
4405 dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed)
4406 {
4407 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
4408 upper_32_bits(in_ctx_ptr), 0,
4409 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
4410 command_must_succeed);
4411 }
4412
4413 /*
4414 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
4415 * activity on an endpoint that is about to be suspended.
4416 */
xhci_queue_stop_endpoint(struct xhci_hcd * xhci,struct xhci_command * cmd,int slot_id,unsigned int ep_index,int suspend)4417 int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
4418 int slot_id, unsigned int ep_index, int suspend)
4419 {
4420 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4421 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4422 u32 type = TRB_TYPE(TRB_STOP_RING);
4423 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
4424
4425 return queue_command(xhci, cmd, 0, 0, 0,
4426 trb_slot_id | trb_ep_index | type | trb_suspend, false);
4427 }
4428 EXPORT_SYMBOL_GPL(xhci_queue_stop_endpoint);
4429
xhci_queue_reset_ep(struct xhci_hcd * xhci,struct xhci_command * cmd,int slot_id,unsigned int ep_index,enum xhci_ep_reset_type reset_type)4430 int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
4431 int slot_id, unsigned int ep_index,
4432 enum xhci_ep_reset_type reset_type)
4433 {
4434 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4435 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4436 u32 type = TRB_TYPE(TRB_RESET_EP);
4437
4438 if (reset_type == EP_SOFT_RESET)
4439 type |= TRB_TSP;
4440
4441 return queue_command(xhci, cmd, 0, 0, 0,
4442 trb_slot_id | trb_ep_index | type, false);
4443 }
4444