1 /* SPDX-License-Identifier: GPL-2.0 */
2 #ifndef DRIVERS_PCI_H
3 #define DRIVERS_PCI_H
4
5 #include <linux/pci.h>
6 #include <linux/android_kabi.h>
7
8 /* Number of possible devfns: 0.0 to 1f.7 inclusive */
9 #define MAX_NR_DEVFNS 256
10
11 #define PCI_FIND_CAP_TTL 48
12
13 #define PCI_VSEC_ID_INTEL_TBT 0x1234 /* Thunderbolt */
14
15 extern const unsigned char pcie_link_speed[];
16 extern bool pci_early_dump;
17
18 bool pcie_cap_has_lnkctl(const struct pci_dev *dev);
19 bool pcie_cap_has_rtctl(const struct pci_dev *dev);
20
21 /* Functions internal to the PCI core code */
22
23 int pci_create_sysfs_dev_files(struct pci_dev *pdev);
24 void pci_remove_sysfs_dev_files(struct pci_dev *pdev);
25 #if !defined(CONFIG_DMI) && !defined(CONFIG_ACPI)
pci_create_firmware_label_files(struct pci_dev * pdev)26 static inline void pci_create_firmware_label_files(struct pci_dev *pdev)
27 { return; }
pci_remove_firmware_label_files(struct pci_dev * pdev)28 static inline void pci_remove_firmware_label_files(struct pci_dev *pdev)
29 { return; }
30 #else
31 void pci_create_firmware_label_files(struct pci_dev *pdev);
32 void pci_remove_firmware_label_files(struct pci_dev *pdev);
33 #endif
34 void pci_cleanup_rom(struct pci_dev *dev);
35
36 enum pci_mmap_api {
37 PCI_MMAP_SYSFS, /* mmap on /sys/bus/pci/devices/<BDF>/resource<N> */
38 PCI_MMAP_PROCFS /* mmap on /proc/bus/pci/<BDF> */
39 };
40 int pci_mmap_fits(struct pci_dev *pdev, int resno, struct vm_area_struct *vmai,
41 enum pci_mmap_api mmap_api);
42
43 int pci_probe_reset_function(struct pci_dev *dev);
44 int pci_bridge_secondary_bus_reset(struct pci_dev *dev);
45 int pci_bus_error_reset(struct pci_dev *dev);
46
47 #define PCI_PM_D2_DELAY 200 /* usec; see PCIe r4.0, sec 5.9.1 */
48 #define PCI_PM_D3HOT_WAIT 10 /* msec */
49 #define PCI_PM_D3COLD_WAIT 100 /* msec */
50
51 /**
52 * struct pci_platform_pm_ops - Firmware PM callbacks
53 *
54 * @bridge_d3: Does the bridge allow entering into D3
55 *
56 * @is_manageable: returns 'true' if given device is power manageable by the
57 * platform firmware
58 *
59 * @set_state: invokes the platform firmware to set the device's power state
60 *
61 * @get_state: queries the platform firmware for a device's current power state
62 *
63 * @refresh_state: asks the platform to refresh the device's power state data
64 *
65 * @choose_state: returns PCI power state of given device preferred by the
66 * platform; to be used during system-wide transitions from a
67 * sleeping state to the working state and vice versa
68 *
69 * @set_wakeup: enables/disables wakeup capability for the device
70 *
71 * @need_resume: returns 'true' if the given device (which is currently
72 * suspended) needs to be resumed to be configured for system
73 * wakeup.
74 *
75 * If given platform is generally capable of power managing PCI devices, all of
76 * these callbacks are mandatory.
77 */
78 struct pci_platform_pm_ops {
79 bool (*bridge_d3)(struct pci_dev *dev);
80 bool (*is_manageable)(struct pci_dev *dev);
81 int (*set_state)(struct pci_dev *dev, pci_power_t state);
82 pci_power_t (*get_state)(struct pci_dev *dev);
83 void (*refresh_state)(struct pci_dev *dev);
84 pci_power_t (*choose_state)(struct pci_dev *dev);
85 int (*set_wakeup)(struct pci_dev *dev, bool enable);
86 bool (*need_resume)(struct pci_dev *dev);
87 };
88
89 int pci_set_platform_pm(const struct pci_platform_pm_ops *ops);
90 void pci_update_current_state(struct pci_dev *dev, pci_power_t state);
91 void pci_refresh_power_state(struct pci_dev *dev);
92 int pci_power_up(struct pci_dev *dev);
93 void pci_disable_enabled_device(struct pci_dev *dev);
94 int pci_finish_runtime_suspend(struct pci_dev *dev);
95 void pcie_clear_device_status(struct pci_dev *dev);
96 void pcie_clear_root_pme_status(struct pci_dev *dev);
97 bool pci_check_pme_status(struct pci_dev *dev);
98 void pci_pme_wakeup_bus(struct pci_bus *bus);
99 int __pci_pme_wakeup(struct pci_dev *dev, void *ign);
100 void pci_pme_restore(struct pci_dev *dev);
101 bool pci_dev_need_resume(struct pci_dev *dev);
102 void pci_dev_adjust_pme(struct pci_dev *dev);
103 void pci_dev_complete_resume(struct pci_dev *pci_dev);
104 void pci_config_pm_runtime_get(struct pci_dev *dev);
105 void pci_config_pm_runtime_put(struct pci_dev *dev);
106 void pci_pm_init(struct pci_dev *dev);
107 void pci_ea_init(struct pci_dev *dev);
108 void pci_allocate_cap_save_buffers(struct pci_dev *dev);
109 void pci_free_cap_save_buffers(struct pci_dev *dev);
110 bool pci_bridge_d3_possible(struct pci_dev *dev);
111 void pci_bridge_d3_update(struct pci_dev *dev);
112 void pci_bridge_wait_for_secondary_bus(struct pci_dev *dev);
113
pci_wakeup_event(struct pci_dev * dev)114 static inline void pci_wakeup_event(struct pci_dev *dev)
115 {
116 /* Wait 100 ms before the system can be put into a sleep state. */
117 pm_wakeup_event(&dev->dev, 100);
118 }
119
pci_has_subordinate(struct pci_dev * pci_dev)120 static inline bool pci_has_subordinate(struct pci_dev *pci_dev)
121 {
122 return !!(pci_dev->subordinate);
123 }
124
pci_power_manageable(struct pci_dev * pci_dev)125 static inline bool pci_power_manageable(struct pci_dev *pci_dev)
126 {
127 /*
128 * Currently we allow normal PCI devices and PCI bridges transition
129 * into D3 if their bridge_d3 is set.
130 */
131 return !pci_has_subordinate(pci_dev) || pci_dev->bridge_d3;
132 }
133
pcie_downstream_port(const struct pci_dev * dev)134 static inline bool pcie_downstream_port(const struct pci_dev *dev)
135 {
136 int type = pci_pcie_type(dev);
137
138 return type == PCI_EXP_TYPE_ROOT_PORT ||
139 type == PCI_EXP_TYPE_DOWNSTREAM ||
140 type == PCI_EXP_TYPE_PCIE_BRIDGE;
141 }
142
143 int pci_vpd_init(struct pci_dev *dev);
144 void pci_vpd_release(struct pci_dev *dev);
145 void pcie_vpd_create_sysfs_dev_files(struct pci_dev *dev);
146 void pcie_vpd_remove_sysfs_dev_files(struct pci_dev *dev);
147
148 /* PCI Virtual Channel */
149 int pci_save_vc_state(struct pci_dev *dev);
150 void pci_restore_vc_state(struct pci_dev *dev);
151 void pci_allocate_vc_save_buffers(struct pci_dev *dev);
152
153 /* PCI /proc functions */
154 #ifdef CONFIG_PROC_FS
155 int pci_proc_attach_device(struct pci_dev *dev);
156 int pci_proc_detach_device(struct pci_dev *dev);
157 int pci_proc_detach_bus(struct pci_bus *bus);
158 #else
pci_proc_attach_device(struct pci_dev * dev)159 static inline int pci_proc_attach_device(struct pci_dev *dev) { return 0; }
pci_proc_detach_device(struct pci_dev * dev)160 static inline int pci_proc_detach_device(struct pci_dev *dev) { return 0; }
pci_proc_detach_bus(struct pci_bus * bus)161 static inline int pci_proc_detach_bus(struct pci_bus *bus) { return 0; }
162 #endif
163
164 /* Functions for PCI Hotplug drivers to use */
165 int pci_hp_add_bridge(struct pci_dev *dev);
166
167 #ifdef HAVE_PCI_LEGACY
168 void pci_create_legacy_files(struct pci_bus *bus);
169 void pci_remove_legacy_files(struct pci_bus *bus);
170 #else
pci_create_legacy_files(struct pci_bus * bus)171 static inline void pci_create_legacy_files(struct pci_bus *bus) { return; }
pci_remove_legacy_files(struct pci_bus * bus)172 static inline void pci_remove_legacy_files(struct pci_bus *bus) { return; }
173 #endif
174
175 /* Lock for read/write access to pci device and bus lists */
176 extern struct rw_semaphore pci_bus_sem;
177 extern struct mutex pci_slot_mutex;
178
179 extern raw_spinlock_t pci_lock;
180
181 extern unsigned int pci_pm_d3hot_delay;
182
183 #ifdef CONFIG_PCI_MSI
184 void pci_no_msi(void);
185 #else
pci_no_msi(void)186 static inline void pci_no_msi(void) { }
187 #endif
188
pci_msi_set_enable(struct pci_dev * dev,int enable)189 static inline void pci_msi_set_enable(struct pci_dev *dev, int enable)
190 {
191 u16 control;
192
193 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
194 control &= ~PCI_MSI_FLAGS_ENABLE;
195 if (enable)
196 control |= PCI_MSI_FLAGS_ENABLE;
197 pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
198 }
199
pci_msix_clear_and_set_ctrl(struct pci_dev * dev,u16 clear,u16 set)200 static inline void pci_msix_clear_and_set_ctrl(struct pci_dev *dev, u16 clear, u16 set)
201 {
202 u16 ctrl;
203
204 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &ctrl);
205 ctrl &= ~clear;
206 ctrl |= set;
207 pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, ctrl);
208 }
209
210 void pci_realloc_get_opt(char *);
211
pci_no_d1d2(struct pci_dev * dev)212 static inline int pci_no_d1d2(struct pci_dev *dev)
213 {
214 unsigned int parent_dstates = 0;
215
216 if (dev->bus->self)
217 parent_dstates = dev->bus->self->no_d1d2;
218 return (dev->no_d1d2 || parent_dstates);
219
220 }
221 extern const struct attribute_group *pci_dev_groups[];
222 extern const struct attribute_group *pcibus_groups[];
223 extern const struct device_type pci_dev_type;
224 extern const struct attribute_group *pci_bus_groups[];
225
226 extern unsigned long pci_hotplug_io_size;
227 extern unsigned long pci_hotplug_mmio_size;
228 extern unsigned long pci_hotplug_mmio_pref_size;
229 extern unsigned long pci_hotplug_bus_size;
230
231 /**
232 * pci_match_one_device - Tell if a PCI device structure has a matching
233 * PCI device id structure
234 * @id: single PCI device id structure to match
235 * @dev: the PCI device structure to match against
236 *
237 * Returns the matching pci_device_id structure or %NULL if there is no match.
238 */
239 static inline const struct pci_device_id *
pci_match_one_device(const struct pci_device_id * id,const struct pci_dev * dev)240 pci_match_one_device(const struct pci_device_id *id, const struct pci_dev *dev)
241 {
242 if ((id->vendor == PCI_ANY_ID || id->vendor == dev->vendor) &&
243 (id->device == PCI_ANY_ID || id->device == dev->device) &&
244 (id->subvendor == PCI_ANY_ID || id->subvendor == dev->subsystem_vendor) &&
245 (id->subdevice == PCI_ANY_ID || id->subdevice == dev->subsystem_device) &&
246 !((id->class ^ dev->class) & id->class_mask))
247 return id;
248 return NULL;
249 }
250
251 /* PCI slot sysfs helper code */
252 #define to_pci_slot(s) container_of(s, struct pci_slot, kobj)
253
254 extern struct kset *pci_slots_kset;
255
256 struct pci_slot_attribute {
257 struct attribute attr;
258 ssize_t (*show)(struct pci_slot *, char *);
259 ssize_t (*store)(struct pci_slot *, const char *, size_t);
260 };
261 #define to_pci_slot_attr(s) container_of(s, struct pci_slot_attribute, attr)
262
263 enum pci_bar_type {
264 pci_bar_unknown, /* Standard PCI BAR probe */
265 pci_bar_io, /* An I/O port BAR */
266 pci_bar_mem32, /* A 32-bit memory BAR */
267 pci_bar_mem64, /* A 64-bit memory BAR */
268 };
269
270 struct device *pci_get_host_bridge_device(struct pci_dev *dev);
271 void pci_put_host_bridge_device(struct device *dev);
272
273 int pci_configure_extended_tags(struct pci_dev *dev, void *ign);
274 bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *pl,
275 int crs_timeout);
276 bool pci_bus_generic_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *pl,
277 int crs_timeout);
278 int pci_idt_bus_quirk(struct pci_bus *bus, int devfn, u32 *pl, int crs_timeout);
279
280 int pci_setup_device(struct pci_dev *dev);
281 int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
282 struct resource *res, unsigned int reg);
283 void pci_configure_ari(struct pci_dev *dev);
284 void __pci_bus_size_bridges(struct pci_bus *bus,
285 struct list_head *realloc_head);
286 void __pci_bus_assign_resources(const struct pci_bus *bus,
287 struct list_head *realloc_head,
288 struct list_head *fail_head);
289 bool pci_bus_clip_resource(struct pci_dev *dev, int idx);
290
291 void pci_reassigndev_resource_alignment(struct pci_dev *dev);
292 void pci_disable_bridge_window(struct pci_dev *dev);
293 struct pci_bus *pci_bus_get(struct pci_bus *bus);
294 void pci_bus_put(struct pci_bus *bus);
295
296 /* PCIe link information from Link Capabilities 2 */
297 #define PCIE_LNKCAP2_SLS2SPEED(lnkcap2) \
298 ((lnkcap2) & PCI_EXP_LNKCAP2_SLS_32_0GB ? PCIE_SPEED_32_0GT : \
299 (lnkcap2) & PCI_EXP_LNKCAP2_SLS_16_0GB ? PCIE_SPEED_16_0GT : \
300 (lnkcap2) & PCI_EXP_LNKCAP2_SLS_8_0GB ? PCIE_SPEED_8_0GT : \
301 (lnkcap2) & PCI_EXP_LNKCAP2_SLS_5_0GB ? PCIE_SPEED_5_0GT : \
302 (lnkcap2) & PCI_EXP_LNKCAP2_SLS_2_5GB ? PCIE_SPEED_2_5GT : \
303 PCI_SPEED_UNKNOWN)
304
305 /* PCIe speed to Mb/s reduced by encoding overhead */
306 #define PCIE_SPEED2MBS_ENC(speed) \
307 ((speed) == PCIE_SPEED_32_0GT ? 32000*128/130 : \
308 (speed) == PCIE_SPEED_16_0GT ? 16000*128/130 : \
309 (speed) == PCIE_SPEED_8_0GT ? 8000*128/130 : \
310 (speed) == PCIE_SPEED_5_0GT ? 5000*8/10 : \
311 (speed) == PCIE_SPEED_2_5GT ? 2500*8/10 : \
312 0)
313
314 const char *pci_speed_string(enum pci_bus_speed speed);
315 enum pci_bus_speed pcie_get_speed_cap(struct pci_dev *dev);
316 enum pcie_link_width pcie_get_width_cap(struct pci_dev *dev);
317 u32 pcie_bandwidth_capable(struct pci_dev *dev, enum pci_bus_speed *speed,
318 enum pcie_link_width *width);
319 void __pcie_print_link_status(struct pci_dev *dev, bool verbose);
320 void pcie_report_downtraining(struct pci_dev *dev);
321 void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
322
323 /* Single Root I/O Virtualization */
324 struct pci_sriov {
325 int pos; /* Capability position */
326 int nres; /* Number of resources */
327 u32 cap; /* SR-IOV Capabilities */
328 u16 ctrl; /* SR-IOV Control */
329 u16 total_VFs; /* Total VFs associated with the PF */
330 u16 initial_VFs; /* Initial VFs associated with the PF */
331 u16 num_VFs; /* Number of VFs available */
332 u16 offset; /* First VF Routing ID offset */
333 u16 stride; /* Following VF stride */
334 u16 vf_device; /* VF device ID */
335 u32 pgsz; /* Page size for BAR alignment */
336 u8 link; /* Function Dependency Link */
337 u8 max_VF_buses; /* Max buses consumed by VFs */
338 u16 driver_max_VFs; /* Max num VFs driver supports */
339 struct pci_dev *dev; /* Lowest numbered PF */
340 struct pci_dev *self; /* This PF */
341 u32 class; /* VF device */
342 u8 hdr_type; /* VF header type */
343 u16 subsystem_vendor; /* VF subsystem vendor */
344 u16 subsystem_device; /* VF subsystem device */
345 resource_size_t barsz[PCI_SRIOV_NUM_BARS]; /* VF BAR size */
346 bool drivers_autoprobe; /* Auto probing of VFs by driver */
347
348 ANDROID_KABI_RESERVE(1);
349 ANDROID_KABI_RESERVE(2);
350 ANDROID_KABI_RESERVE(3);
351 ANDROID_KABI_RESERVE(4);
352 };
353
354 /**
355 * pci_dev_set_io_state - Set the new error state if possible.
356 *
357 * @dev - pci device to set new error_state
358 * @new - the state we want dev to be in
359 *
360 * Must be called with device_lock held.
361 *
362 * Returns true if state has been changed to the requested state.
363 */
pci_dev_set_io_state(struct pci_dev * dev,pci_channel_state_t new)364 static inline bool pci_dev_set_io_state(struct pci_dev *dev,
365 pci_channel_state_t new)
366 {
367 bool changed = false;
368
369 device_lock_assert(&dev->dev);
370 switch (new) {
371 case pci_channel_io_perm_failure:
372 switch (dev->error_state) {
373 case pci_channel_io_frozen:
374 case pci_channel_io_normal:
375 case pci_channel_io_perm_failure:
376 changed = true;
377 break;
378 }
379 break;
380 case pci_channel_io_frozen:
381 switch (dev->error_state) {
382 case pci_channel_io_frozen:
383 case pci_channel_io_normal:
384 changed = true;
385 break;
386 }
387 break;
388 case pci_channel_io_normal:
389 switch (dev->error_state) {
390 case pci_channel_io_frozen:
391 case pci_channel_io_normal:
392 changed = true;
393 break;
394 }
395 break;
396 }
397 if (changed)
398 dev->error_state = new;
399 return changed;
400 }
401
pci_dev_set_disconnected(struct pci_dev * dev,void * unused)402 static inline int pci_dev_set_disconnected(struct pci_dev *dev, void *unused)
403 {
404 device_lock(&dev->dev);
405 pci_dev_set_io_state(dev, pci_channel_io_perm_failure);
406 device_unlock(&dev->dev);
407
408 return 0;
409 }
410
pci_dev_is_disconnected(const struct pci_dev * dev)411 static inline bool pci_dev_is_disconnected(const struct pci_dev *dev)
412 {
413 return dev->error_state == pci_channel_io_perm_failure;
414 }
415
416 /* pci_dev priv_flags */
417 #define PCI_DEV_ADDED 0
418 #define PCI_DPC_RECOVERED 1
419 #define PCI_DPC_RECOVERING 2
420
pci_dev_assign_added(struct pci_dev * dev,bool added)421 static inline void pci_dev_assign_added(struct pci_dev *dev, bool added)
422 {
423 assign_bit(PCI_DEV_ADDED, &dev->priv_flags, added);
424 }
425
pci_dev_is_added(const struct pci_dev * dev)426 static inline bool pci_dev_is_added(const struct pci_dev *dev)
427 {
428 return test_bit(PCI_DEV_ADDED, &dev->priv_flags);
429 }
430
431 #ifdef CONFIG_PCIEAER
432 #include <linux/aer.h>
433
434 #define AER_MAX_MULTI_ERR_DEVICES 5 /* Not likely to have more */
435
436 struct aer_err_info {
437 struct pci_dev *dev[AER_MAX_MULTI_ERR_DEVICES];
438 int error_dev_num;
439
440 unsigned int id:16;
441
442 unsigned int severity:2; /* 0:NONFATAL | 1:FATAL | 2:COR */
443 unsigned int __pad1:5;
444 unsigned int multi_error_valid:1;
445
446 unsigned int first_error:5;
447 unsigned int __pad2:2;
448 unsigned int tlp_header_valid:1;
449
450 unsigned int status; /* COR/UNCOR Error Status */
451 unsigned int mask; /* COR/UNCOR Error Mask */
452 struct aer_header_log_regs tlp; /* TLP Header */
453 };
454
455 int aer_get_device_error_info(struct pci_dev *dev, struct aer_err_info *info);
456 void aer_print_error(struct pci_dev *dev, struct aer_err_info *info);
457 #endif /* CONFIG_PCIEAER */
458
459 #ifdef CONFIG_PCIE_DPC
460 void pci_save_dpc_state(struct pci_dev *dev);
461 void pci_restore_dpc_state(struct pci_dev *dev);
462 void pci_dpc_init(struct pci_dev *pdev);
463 void dpc_process_error(struct pci_dev *pdev);
464 pci_ers_result_t dpc_reset_link(struct pci_dev *pdev);
465 bool pci_dpc_recovered(struct pci_dev *pdev);
466 #else
pci_save_dpc_state(struct pci_dev * dev)467 static inline void pci_save_dpc_state(struct pci_dev *dev) {}
pci_restore_dpc_state(struct pci_dev * dev)468 static inline void pci_restore_dpc_state(struct pci_dev *dev) {}
pci_dpc_init(struct pci_dev * pdev)469 static inline void pci_dpc_init(struct pci_dev *pdev) {}
pci_dpc_recovered(struct pci_dev * pdev)470 static inline bool pci_dpc_recovered(struct pci_dev *pdev) { return false; }
471 #endif
472
473 #ifdef CONFIG_PCI_ATS
474 /* Address Translation Service */
475 void pci_ats_init(struct pci_dev *dev);
476 void pci_restore_ats_state(struct pci_dev *dev);
477 #else
pci_ats_init(struct pci_dev * d)478 static inline void pci_ats_init(struct pci_dev *d) { }
pci_restore_ats_state(struct pci_dev * dev)479 static inline void pci_restore_ats_state(struct pci_dev *dev) { }
480 #endif /* CONFIG_PCI_ATS */
481
482 #ifdef CONFIG_PCI_PRI
483 void pci_pri_init(struct pci_dev *dev);
484 void pci_restore_pri_state(struct pci_dev *pdev);
485 #else
pci_pri_init(struct pci_dev * dev)486 static inline void pci_pri_init(struct pci_dev *dev) { }
pci_restore_pri_state(struct pci_dev * pdev)487 static inline void pci_restore_pri_state(struct pci_dev *pdev) { }
488 #endif
489
490 #ifdef CONFIG_PCI_PASID
491 void pci_pasid_init(struct pci_dev *dev);
492 void pci_restore_pasid_state(struct pci_dev *pdev);
493 #else
pci_pasid_init(struct pci_dev * dev)494 static inline void pci_pasid_init(struct pci_dev *dev) { }
pci_restore_pasid_state(struct pci_dev * pdev)495 static inline void pci_restore_pasid_state(struct pci_dev *pdev) { }
496 #endif
497
498 #ifdef CONFIG_PCI_IOV
499 int pci_iov_init(struct pci_dev *dev);
500 void pci_iov_release(struct pci_dev *dev);
501 void pci_iov_remove(struct pci_dev *dev);
502 void pci_iov_update_resource(struct pci_dev *dev, int resno);
503 resource_size_t pci_sriov_resource_alignment(struct pci_dev *dev, int resno);
504 void pci_restore_iov_state(struct pci_dev *dev);
505 int pci_iov_bus_range(struct pci_bus *bus);
506 extern const struct attribute_group sriov_dev_attr_group;
507 #else
pci_iov_init(struct pci_dev * dev)508 static inline int pci_iov_init(struct pci_dev *dev)
509 {
510 return -ENODEV;
511 }
pci_iov_release(struct pci_dev * dev)512 static inline void pci_iov_release(struct pci_dev *dev)
513
514 {
515 }
pci_iov_remove(struct pci_dev * dev)516 static inline void pci_iov_remove(struct pci_dev *dev)
517 {
518 }
pci_restore_iov_state(struct pci_dev * dev)519 static inline void pci_restore_iov_state(struct pci_dev *dev)
520 {
521 }
pci_iov_bus_range(struct pci_bus * bus)522 static inline int pci_iov_bus_range(struct pci_bus *bus)
523 {
524 return 0;
525 }
526
527 #endif /* CONFIG_PCI_IOV */
528
529 unsigned long pci_cardbus_resource_alignment(struct resource *);
530
pci_resource_alignment(struct pci_dev * dev,struct resource * res)531 static inline resource_size_t pci_resource_alignment(struct pci_dev *dev,
532 struct resource *res)
533 {
534 #ifdef CONFIG_PCI_IOV
535 int resno = res - dev->resource;
536
537 if (resno >= PCI_IOV_RESOURCES && resno <= PCI_IOV_RESOURCE_END)
538 return pci_sriov_resource_alignment(dev, resno);
539 #endif
540 if (dev->class >> 8 == PCI_CLASS_BRIDGE_CARDBUS)
541 return pci_cardbus_resource_alignment(res);
542 return resource_alignment(res);
543 }
544
545 void pci_acs_init(struct pci_dev *dev);
546 #ifdef CONFIG_PCI_QUIRKS
547 int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags);
548 int pci_dev_specific_enable_acs(struct pci_dev *dev);
549 int pci_dev_specific_disable_acs_redir(struct pci_dev *dev);
550 #else
pci_dev_specific_acs_enabled(struct pci_dev * dev,u16 acs_flags)551 static inline int pci_dev_specific_acs_enabled(struct pci_dev *dev,
552 u16 acs_flags)
553 {
554 return -ENOTTY;
555 }
pci_dev_specific_enable_acs(struct pci_dev * dev)556 static inline int pci_dev_specific_enable_acs(struct pci_dev *dev)
557 {
558 return -ENOTTY;
559 }
pci_dev_specific_disable_acs_redir(struct pci_dev * dev)560 static inline int pci_dev_specific_disable_acs_redir(struct pci_dev *dev)
561 {
562 return -ENOTTY;
563 }
564 #endif
565
566 /* PCI error reporting and recovery */
567 pci_ers_result_t pcie_do_recovery(struct pci_dev *dev,
568 pci_channel_state_t state,
569 pci_ers_result_t (*reset_subordinates)(struct pci_dev *pdev));
570
571 bool pcie_wait_for_link(struct pci_dev *pdev, bool active);
572 #ifdef CONFIG_PCIEASPM
573 void pcie_aspm_init_link_state(struct pci_dev *pdev);
574 void pcie_aspm_exit_link_state(struct pci_dev *pdev);
575 void pcie_aspm_pm_state_change(struct pci_dev *pdev);
576 void pcie_aspm_powersave_config_link(struct pci_dev *pdev);
577 #else
pcie_aspm_init_link_state(struct pci_dev * pdev)578 static inline void pcie_aspm_init_link_state(struct pci_dev *pdev) { }
pcie_aspm_exit_link_state(struct pci_dev * pdev)579 static inline void pcie_aspm_exit_link_state(struct pci_dev *pdev) { }
pcie_aspm_pm_state_change(struct pci_dev * pdev)580 static inline void pcie_aspm_pm_state_change(struct pci_dev *pdev) { }
pcie_aspm_powersave_config_link(struct pci_dev * pdev)581 static inline void pcie_aspm_powersave_config_link(struct pci_dev *pdev) { }
582 #endif
583
584 #ifdef CONFIG_PCIE_ECRC
585 void pcie_set_ecrc_checking(struct pci_dev *dev);
586 void pcie_ecrc_get_policy(char *str);
587 #else
pcie_set_ecrc_checking(struct pci_dev * dev)588 static inline void pcie_set_ecrc_checking(struct pci_dev *dev) { }
pcie_ecrc_get_policy(char * str)589 static inline void pcie_ecrc_get_policy(char *str) { }
590 #endif
591
592 #ifdef CONFIG_PCIE_PTM
593 void pci_ptm_init(struct pci_dev *dev);
594 #else
pci_ptm_init(struct pci_dev * dev)595 static inline void pci_ptm_init(struct pci_dev *dev) { }
596 #endif
597
598 struct pci_dev_reset_methods {
599 u16 vendor;
600 u16 device;
601 int (*reset)(struct pci_dev *dev, int probe);
602 };
603
604 #ifdef CONFIG_PCI_QUIRKS
605 int pci_dev_specific_reset(struct pci_dev *dev, int probe);
606 #else
pci_dev_specific_reset(struct pci_dev * dev,int probe)607 static inline int pci_dev_specific_reset(struct pci_dev *dev, int probe)
608 {
609 return -ENOTTY;
610 }
611 #endif
612
613 #if defined(CONFIG_PCI_QUIRKS) && defined(CONFIG_ARM64)
614 int acpi_get_rc_resources(struct device *dev, const char *hid, u16 segment,
615 struct resource *res);
616 #else
acpi_get_rc_resources(struct device * dev,const char * hid,u16 segment,struct resource * res)617 static inline int acpi_get_rc_resources(struct device *dev, const char *hid,
618 u16 segment, struct resource *res)
619 {
620 return -ENODEV;
621 }
622 #endif
623
624 u32 pci_rebar_get_possible_sizes(struct pci_dev *pdev, int bar);
625 int pci_rebar_get_current_size(struct pci_dev *pdev, int bar);
626 int pci_rebar_set_size(struct pci_dev *pdev, int bar, int size);
pci_rebar_size_to_bytes(int size)627 static inline u64 pci_rebar_size_to_bytes(int size)
628 {
629 return 1ULL << (size + 20);
630 }
631
632 struct device_node;
633
634 #ifdef CONFIG_OF
635 int of_pci_parse_bus_range(struct device_node *node, struct resource *res);
636 int of_get_pci_domain_nr(struct device_node *node);
637 int of_pci_get_max_link_speed(struct device_node *node);
638 void pci_set_of_node(struct pci_dev *dev);
639 void pci_release_of_node(struct pci_dev *dev);
640 void pci_set_bus_of_node(struct pci_bus *bus);
641 void pci_release_bus_of_node(struct pci_bus *bus);
642
643 int devm_of_pci_bridge_init(struct device *dev, struct pci_host_bridge *bridge);
644
645 #else
646 static inline int
of_pci_parse_bus_range(struct device_node * node,struct resource * res)647 of_pci_parse_bus_range(struct device_node *node, struct resource *res)
648 {
649 return -EINVAL;
650 }
651
652 static inline int
of_get_pci_domain_nr(struct device_node * node)653 of_get_pci_domain_nr(struct device_node *node)
654 {
655 return -1;
656 }
657
658 static inline int
of_pci_get_max_link_speed(struct device_node * node)659 of_pci_get_max_link_speed(struct device_node *node)
660 {
661 return -EINVAL;
662 }
663
pci_set_of_node(struct pci_dev * dev)664 static inline void pci_set_of_node(struct pci_dev *dev) { }
pci_release_of_node(struct pci_dev * dev)665 static inline void pci_release_of_node(struct pci_dev *dev) { }
pci_set_bus_of_node(struct pci_bus * bus)666 static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
pci_release_bus_of_node(struct pci_bus * bus)667 static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
668
devm_of_pci_bridge_init(struct device * dev,struct pci_host_bridge * bridge)669 static inline int devm_of_pci_bridge_init(struct device *dev, struct pci_host_bridge *bridge)
670 {
671 return 0;
672 }
673
674 #endif /* CONFIG_OF */
675
676 #ifdef CONFIG_PCIEAER
677 void pci_no_aer(void);
678 void pci_aer_init(struct pci_dev *dev);
679 void pci_aer_exit(struct pci_dev *dev);
680 extern const struct attribute_group aer_stats_attr_group;
681 void pci_aer_clear_fatal_status(struct pci_dev *dev);
682 int pci_aer_clear_status(struct pci_dev *dev);
683 int pci_aer_raw_clear_status(struct pci_dev *dev);
684 #else
pci_no_aer(void)685 static inline void pci_no_aer(void) { }
pci_aer_init(struct pci_dev * d)686 static inline void pci_aer_init(struct pci_dev *d) { }
pci_aer_exit(struct pci_dev * d)687 static inline void pci_aer_exit(struct pci_dev *d) { }
pci_aer_clear_fatal_status(struct pci_dev * dev)688 static inline void pci_aer_clear_fatal_status(struct pci_dev *dev) { }
pci_aer_clear_status(struct pci_dev * dev)689 static inline int pci_aer_clear_status(struct pci_dev *dev) { return -EINVAL; }
pci_aer_raw_clear_status(struct pci_dev * dev)690 static inline int pci_aer_raw_clear_status(struct pci_dev *dev) { return -EINVAL; }
691 #endif
692
693 #ifdef CONFIG_ACPI
694 int pci_acpi_program_hp_params(struct pci_dev *dev);
695 #else
pci_acpi_program_hp_params(struct pci_dev * dev)696 static inline int pci_acpi_program_hp_params(struct pci_dev *dev)
697 {
698 return -ENODEV;
699 }
700 #endif
701
702 #ifdef CONFIG_PCIEASPM
703 extern const struct attribute_group aspm_ctrl_attr_group;
704 #endif
705
706 #endif /* DRIVERS_PCI_H */
707