1 /* SPDX-License-Identifier: GPL-2.0 */
2 /*
3 * core.h - DesignWare USB3 DRD Core Header
4 *
5 * Copyright (C) 2010-2011 Texas Instruments Incorporated - https://www.ti.com
6 *
7 * Authors: Felipe Balbi <balbi@ti.com>,
8 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
9 */
10
11 #ifndef __DRIVERS_USB_DWC3_CORE_H
12 #define __DRIVERS_USB_DWC3_CORE_H
13
14 #include <linux/device.h>
15 #include <linux/spinlock.h>
16 #include <linux/mutex.h>
17 #include <linux/ioport.h>
18 #include <linux/list.h>
19 #include <linux/bitops.h>
20 #include <linux/dma-mapping.h>
21 #include <linux/mm.h>
22 #include <linux/debugfs.h>
23 #include <linux/wait.h>
24 #include <linux/workqueue.h>
25 #include <linux/android_kabi.h>
26
27 #include <linux/usb/ch9.h>
28 #include <linux/usb/gadget.h>
29 #include <linux/usb/otg.h>
30 #include <linux/usb/role.h>
31 #include <linux/ulpi/interface.h>
32
33 #include <linux/phy/phy.h>
34
35 #include <linux/power_supply.h>
36
37 #define DWC3_MSG_MAX 500
38
39 /* Global constants */
40 #define DWC3_PULL_UP_TIMEOUT 500 /* ms */
41 #define DWC3_BOUNCE_SIZE 1024 /* size of a superspeed bulk */
42 #define DWC3_EP0_SETUP_SIZE 512
43 #define DWC3_ENDPOINTS_NUM 32
44 #define DWC3_XHCI_RESOURCES_NUM 2
45 #define DWC3_ISOC_MAX_RETRIES 50
46
47 #define DWC3_SCRATCHBUF_SIZE 4096 /* each buffer is assumed to be 4KiB */
48 #define DWC3_EVENT_BUFFERS_SIZE 4096
49 #define DWC3_EVENT_TYPE_MASK 0xfe
50
51 #define DWC3_EVENT_TYPE_DEV 0
52 #define DWC3_EVENT_TYPE_CARKIT 3
53 #define DWC3_EVENT_TYPE_I2C 4
54
55 #define DWC3_DEVICE_EVENT_DISCONNECT 0
56 #define DWC3_DEVICE_EVENT_RESET 1
57 #define DWC3_DEVICE_EVENT_CONNECT_DONE 2
58 #define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE 3
59 #define DWC3_DEVICE_EVENT_WAKEUP 4
60 #define DWC3_DEVICE_EVENT_HIBER_REQ 5
61 #define DWC3_DEVICE_EVENT_SUSPEND 6
62 #define DWC3_DEVICE_EVENT_SOF 7
63 #define DWC3_DEVICE_EVENT_ERRATIC_ERROR 9
64 #define DWC3_DEVICE_EVENT_CMD_CMPL 10
65 #define DWC3_DEVICE_EVENT_OVERFLOW 11
66
67 /* Controller's role while using the OTG block */
68 #define DWC3_OTG_ROLE_IDLE 0
69 #define DWC3_OTG_ROLE_HOST 1
70 #define DWC3_OTG_ROLE_DEVICE 2
71
72 #define DWC3_GEVNTCOUNT_MASK 0xfffc
73 #define DWC3_GEVNTCOUNT_EHB BIT(31)
74 #define DWC3_GSNPSID_MASK 0xffff0000
75 #define DWC3_GSNPSREV_MASK 0xffff
76 #define DWC3_GSNPS_ID(p) (((p) & DWC3_GSNPSID_MASK) >> 16)
77
78 /* DWC3 registers memory space boundries */
79 #define DWC3_XHCI_REGS_START 0x0
80 #define DWC3_XHCI_REGS_END 0x7fff
81 #define DWC3_GLOBALS_REGS_START 0xc100
82 #define DWC3_GLOBALS_REGS_END 0xc6ff
83 #define DWC3_DEVICE_REGS_START 0xc700
84 #define DWC3_DEVICE_REGS_END 0xcbff
85 #define DWC3_OTG_REGS_START 0xcc00
86 #define DWC3_OTG_REGS_END 0xccff
87
88 /* Global Registers */
89 #define DWC3_GSBUSCFG0 0xc100
90 #define DWC3_GSBUSCFG1 0xc104
91 #define DWC3_GTXTHRCFG 0xc108
92 #define DWC3_GRXTHRCFG 0xc10c
93 #define DWC3_GCTL 0xc110
94 #define DWC3_GEVTEN 0xc114
95 #define DWC3_GSTS 0xc118
96 #define DWC3_GUCTL1 0xc11c
97 #define DWC3_GSNPSID 0xc120
98 #define DWC3_GGPIO 0xc124
99 #define DWC3_GUID 0xc128
100 #define DWC3_GUCTL 0xc12c
101 #define DWC3_GBUSERRADDR0 0xc130
102 #define DWC3_GBUSERRADDR1 0xc134
103 #define DWC3_GPRTBIMAP0 0xc138
104 #define DWC3_GPRTBIMAP1 0xc13c
105 #define DWC3_GHWPARAMS0 0xc140
106 #define DWC3_GHWPARAMS1 0xc144
107 #define DWC3_GHWPARAMS2 0xc148
108 #define DWC3_GHWPARAMS3 0xc14c
109 #define DWC3_GHWPARAMS4 0xc150
110 #define DWC3_GHWPARAMS5 0xc154
111 #define DWC3_GHWPARAMS6 0xc158
112 #define DWC3_GHWPARAMS7 0xc15c
113 #define DWC3_GDBGFIFOSPACE 0xc160
114 #define DWC3_GDBGLTSSM 0xc164
115 #define DWC3_GDBGBMU 0xc16c
116 #define DWC3_GDBGLSPMUX 0xc170
117 #define DWC3_GDBGLSP 0xc174
118 #define DWC3_GDBGEPINFO0 0xc178
119 #define DWC3_GDBGEPINFO1 0xc17c
120 #define DWC3_GPRTBIMAP_HS0 0xc180
121 #define DWC3_GPRTBIMAP_HS1 0xc184
122 #define DWC3_GPRTBIMAP_FS0 0xc188
123 #define DWC3_GPRTBIMAP_FS1 0xc18c
124 #define DWC3_GUCTL2 0xc19c
125
126 #define DWC3_VER_NUMBER 0xc1a0
127 #define DWC3_VER_TYPE 0xc1a4
128
129 #define DWC3_GUSB2PHYCFG(n) (0xc200 + ((n) * 0x04))
130 #define DWC3_GUSB2I2CCTL(n) (0xc240 + ((n) * 0x04))
131
132 #define DWC3_GUSB2PHYACC(n) (0xc280 + ((n) * 0x04))
133
134 #define DWC3_GUSB3PIPECTL(n) (0xc2c0 + ((n) * 0x04))
135
136 #define DWC3_GTXFIFOSIZ(n) (0xc300 + ((n) * 0x04))
137 #define DWC3_GRXFIFOSIZ(n) (0xc380 + ((n) * 0x04))
138
139 #define DWC3_GEVNTADRLO(n) (0xc400 + ((n) * 0x10))
140 #define DWC3_GEVNTADRHI(n) (0xc404 + ((n) * 0x10))
141 #define DWC3_GEVNTSIZ(n) (0xc408 + ((n) * 0x10))
142 #define DWC3_GEVNTCOUNT(n) (0xc40c + ((n) * 0x10))
143
144 #define DWC3_GHWPARAMS8 0xc600
145 #define DWC3_GUCTL3 0xc60c
146 #define DWC3_GFLADJ 0xc630
147 #define DWC3_GHWPARAMS9 0xc6e0
148
149 /* Device Registers */
150 #define DWC3_DCFG 0xc700
151 #define DWC3_DCTL 0xc704
152 #define DWC3_DEVTEN 0xc708
153 #define DWC3_DSTS 0xc70c
154 #define DWC3_DGCMDPAR 0xc710
155 #define DWC3_DGCMD 0xc714
156 #define DWC3_DALEPENA 0xc720
157
158 #define DWC3_DEP_BASE(n) (0xc800 + ((n) * 0x10))
159 #define DWC3_DEPCMDPAR2 0x00
160 #define DWC3_DEPCMDPAR1 0x04
161 #define DWC3_DEPCMDPAR0 0x08
162 #define DWC3_DEPCMD 0x0c
163
164 #define DWC3_DEV_IMOD(n) (0xca00 + ((n) * 0x4))
165
166 /* OTG Registers */
167 #define DWC3_OCFG 0xcc00
168 #define DWC3_OCTL 0xcc04
169 #define DWC3_OEVT 0xcc08
170 #define DWC3_OEVTEN 0xcc0C
171 #define DWC3_OSTS 0xcc10
172
173 /* Bit fields */
174
175 /* Global SoC Bus Configuration INCRx Register 0 */
176 #define DWC3_GSBUSCFG0_INCR256BRSTENA (1 << 7) /* INCR256 burst */
177 #define DWC3_GSBUSCFG0_INCR128BRSTENA (1 << 6) /* INCR128 burst */
178 #define DWC3_GSBUSCFG0_INCR64BRSTENA (1 << 5) /* INCR64 burst */
179 #define DWC3_GSBUSCFG0_INCR32BRSTENA (1 << 4) /* INCR32 burst */
180 #define DWC3_GSBUSCFG0_INCR16BRSTENA (1 << 3) /* INCR16 burst */
181 #define DWC3_GSBUSCFG0_INCR8BRSTENA (1 << 2) /* INCR8 burst */
182 #define DWC3_GSBUSCFG0_INCR4BRSTENA (1 << 1) /* INCR4 burst */
183 #define DWC3_GSBUSCFG0_INCRBRSTENA (1 << 0) /* undefined length enable */
184 #define DWC3_GSBUSCFG0_INCRBRST_MASK 0xff
185
186 /* Global Debug LSP MUX Select */
187 #define DWC3_GDBGLSPMUX_ENDBC BIT(15) /* Host only */
188 #define DWC3_GDBGLSPMUX_HOSTSELECT(n) ((n) & 0x3fff)
189 #define DWC3_GDBGLSPMUX_DEVSELECT(n) (((n) & 0xf) << 4)
190 #define DWC3_GDBGLSPMUX_EPSELECT(n) ((n) & 0xf)
191
192 /* Global Debug Queue/FIFO Space Available Register */
193 #define DWC3_GDBGFIFOSPACE_NUM(n) ((n) & 0x1f)
194 #define DWC3_GDBGFIFOSPACE_TYPE(n) (((n) << 5) & 0x1e0)
195 #define DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(n) (((n) >> 16) & 0xffff)
196
197 #define DWC3_TXFIFO 0
198 #define DWC3_RXFIFO 1
199 #define DWC3_TXREQQ 2
200 #define DWC3_RXREQQ 3
201 #define DWC3_RXINFOQ 4
202 #define DWC3_PSTATQ 5
203 #define DWC3_DESCFETCHQ 6
204 #define DWC3_EVENTQ 7
205 #define DWC3_AUXEVENTQ 8
206
207 /* Global RX Threshold Configuration Register */
208 #define DWC3_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 19)
209 #define DWC3_GRXTHRCFG_RXPKTCNT(n) (((n) & 0xf) << 24)
210 #define DWC3_GRXTHRCFG_PKTCNTSEL BIT(29)
211
212 /* Global RX Threshold Configuration Register for DWC_usb31 only */
213 #define DWC31_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 16)
214 #define DWC31_GRXTHRCFG_RXPKTCNT(n) (((n) & 0x1f) << 21)
215 #define DWC31_GRXTHRCFG_PKTCNTSEL BIT(26)
216 #define DWC31_RXTHRNUMPKTSEL_HS_PRD BIT(15)
217 #define DWC31_RXTHRNUMPKT_HS_PRD(n) (((n) & 0x3) << 13)
218 #define DWC31_RXTHRNUMPKTSEL_PRD BIT(10)
219 #define DWC31_RXTHRNUMPKT_PRD(n) (((n) & 0x1f) << 5)
220 #define DWC31_MAXRXBURSTSIZE_PRD(n) ((n) & 0x1f)
221
222 /* Global TX Threshold Configuration Register for DWC_usb31 only */
223 #define DWC31_GTXTHRCFG_MAXTXBURSTSIZE(n) (((n) & 0x1f) << 16)
224 #define DWC31_GTXTHRCFG_TXPKTCNT(n) (((n) & 0x1f) << 21)
225 #define DWC31_GTXTHRCFG_PKTCNTSEL BIT(26)
226 #define DWC31_TXTHRNUMPKTSEL_HS_PRD BIT(15)
227 #define DWC31_TXTHRNUMPKT_HS_PRD(n) (((n) & 0x3) << 13)
228 #define DWC31_TXTHRNUMPKTSEL_PRD BIT(10)
229 #define DWC31_TXTHRNUMPKT_PRD(n) (((n) & 0x1f) << 5)
230 #define DWC31_MAXTXBURSTSIZE_PRD(n) ((n) & 0x1f)
231
232 /* Global Configuration Register */
233 #define DWC3_GCTL_PWRDNSCALE(n) ((n) << 19)
234 #define DWC3_GCTL_U2RSTECN BIT(16)
235 #define DWC3_GCTL_RAMCLKSEL(x) (((x) & DWC3_GCTL_CLK_MASK) << 6)
236 #define DWC3_GCTL_CLK_BUS (0)
237 #define DWC3_GCTL_CLK_PIPE (1)
238 #define DWC3_GCTL_CLK_PIPEHALF (2)
239 #define DWC3_GCTL_CLK_MASK (3)
240
241 #define DWC3_GCTL_PRTCAP(n) (((n) & (3 << 12)) >> 12)
242 #define DWC3_GCTL_PRTCAPDIR(n) ((n) << 12)
243 #define DWC3_GCTL_PRTCAP_HOST 1
244 #define DWC3_GCTL_PRTCAP_DEVICE 2
245 #define DWC3_GCTL_PRTCAP_OTG 3
246
247 #define DWC3_GCTL_CORESOFTRESET BIT(11)
248 #define DWC3_GCTL_SOFITPSYNC BIT(10)
249 #define DWC3_GCTL_SCALEDOWN(n) ((n) << 4)
250 #define DWC3_GCTL_SCALEDOWN_MASK DWC3_GCTL_SCALEDOWN(3)
251 #define DWC3_GCTL_DISSCRAMBLE BIT(3)
252 #define DWC3_GCTL_U2EXIT_LFPS BIT(2)
253 #define DWC3_GCTL_GBLHIBERNATIONEN BIT(1)
254 #define DWC3_GCTL_DSBLCLKGTNG BIT(0)
255
256 /* Global User Control Register */
257 #define DWC3_GUCTL_HSTINAUTORETRY BIT(14)
258
259 /* Global User Control 1 Register */
260 #define DWC3_GUCTL1_DEV_DECOUPLE_L1L2_EVT BIT(31)
261 #define DWC3_GUCTL1_TX_IPGAP_LINECHECK_DIS BIT(28)
262 #define DWC3_GUCTL1_DEV_FORCE_20_CLK_FOR_30_CLK BIT(26)
263 #define DWC3_GUCTL1_DEV_L1_EXIT_BY_HW BIT(24)
264 #define DWC3_GUCTL1_PARKMODE_DISABLE_SS BIT(17)
265
266 /* Global Status Register */
267 #define DWC3_GSTS_OTG_IP BIT(10)
268 #define DWC3_GSTS_BC_IP BIT(9)
269 #define DWC3_GSTS_ADP_IP BIT(8)
270 #define DWC3_GSTS_HOST_IP BIT(7)
271 #define DWC3_GSTS_DEVICE_IP BIT(6)
272 #define DWC3_GSTS_CSR_TIMEOUT BIT(5)
273 #define DWC3_GSTS_BUS_ERR_ADDR_VLD BIT(4)
274 #define DWC3_GSTS_CURMOD(n) ((n) & 0x3)
275 #define DWC3_GSTS_CURMOD_DEVICE 0
276 #define DWC3_GSTS_CURMOD_HOST 1
277
278 /* Global USB2 PHY Configuration Register */
279 #define DWC3_GUSB2PHYCFG_PHYSOFTRST BIT(31)
280 #define DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS BIT(30)
281 #define DWC3_GUSB2PHYCFG_SUSPHY BIT(6)
282 #define DWC3_GUSB2PHYCFG_ULPI_UTMI BIT(4)
283 #define DWC3_GUSB2PHYCFG_ENBLSLPM BIT(8)
284 #define DWC3_GUSB2PHYCFG_PHYIF(n) (n << 3)
285 #define DWC3_GUSB2PHYCFG_PHYIF_MASK DWC3_GUSB2PHYCFG_PHYIF(1)
286 #define DWC3_GUSB2PHYCFG_USBTRDTIM(n) (n << 10)
287 #define DWC3_GUSB2PHYCFG_USBTRDTIM_MASK DWC3_GUSB2PHYCFG_USBTRDTIM(0xf)
288 #define USBTRDTIM_UTMI_8_BIT 9
289 #define USBTRDTIM_UTMI_16_BIT 5
290 #define UTMI_PHYIF_16_BIT 1
291 #define UTMI_PHYIF_8_BIT 0
292
293 /* Global USB2 PHY Vendor Control Register */
294 #define DWC3_GUSB2PHYACC_NEWREGREQ BIT(25)
295 #define DWC3_GUSB2PHYACC_DONE BIT(24)
296 #define DWC3_GUSB2PHYACC_BUSY BIT(23)
297 #define DWC3_GUSB2PHYACC_WRITE BIT(22)
298 #define DWC3_GUSB2PHYACC_ADDR(n) (n << 16)
299 #define DWC3_GUSB2PHYACC_EXTEND_ADDR(n) (n << 8)
300 #define DWC3_GUSB2PHYACC_DATA(n) (n & 0xff)
301
302 /* Global USB3 PIPE Control Register */
303 #define DWC3_GUSB3PIPECTL_PHYSOFTRST BIT(31)
304 #define DWC3_GUSB3PIPECTL_U2SSINP3OK BIT(29)
305 #define DWC3_GUSB3PIPECTL_DISRXDETINP3 BIT(28)
306 #define DWC3_GUSB3PIPECTL_UX_EXIT_PX BIT(27)
307 #define DWC3_GUSB3PIPECTL_REQP1P2P3 BIT(24)
308 #define DWC3_GUSB3PIPECTL_DEP1P2P3(n) ((n) << 19)
309 #define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK DWC3_GUSB3PIPECTL_DEP1P2P3(7)
310 #define DWC3_GUSB3PIPECTL_DEP1P2P3_EN DWC3_GUSB3PIPECTL_DEP1P2P3(1)
311 #define DWC3_GUSB3PIPECTL_DEPOCHANGE BIT(18)
312 #define DWC3_GUSB3PIPECTL_SUSPHY BIT(17)
313 #define DWC3_GUSB3PIPECTL_LFPSFILT BIT(9)
314 #define DWC3_GUSB3PIPECTL_RX_DETOPOLL BIT(8)
315 #define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK DWC3_GUSB3PIPECTL_TX_DEEPH(3)
316 #define DWC3_GUSB3PIPECTL_TX_DEEPH(n) ((n) << 1)
317
318 /* Global TX Fifo Size Register */
319 #define DWC31_GTXFIFOSIZ_TXFRAMNUM BIT(15) /* DWC_usb31 only */
320 #define DWC31_GTXFIFOSIZ_TXFDEP(n) ((n) & 0x7fff) /* DWC_usb31 only */
321 #define DWC3_GTXFIFOSIZ_TXFDEP(n) ((n) & 0xffff)
322 #define DWC3_GTXFIFOSIZ_TXFSTADDR(n) ((n) & 0xffff0000)
323
324 /* Global RX Fifo Size Register */
325 #define DWC31_GRXFIFOSIZ_RXFDEP(n) ((n) & 0x7fff) /* DWC_usb31 only */
326 #define DWC3_GRXFIFOSIZ_RXFDEP(n) ((n) & 0xffff)
327 #define DWC3_GRXFIFOSIZ_RXFSTADDR(n) ((n) & 0xffff0000)
328
329 /* Global Event Size Registers */
330 #define DWC3_GEVNTSIZ_INTMASK BIT(31)
331 #define DWC3_GEVNTSIZ_SIZE(n) ((n) & 0xffff)
332
333 /* Global HWPARAMS0 Register */
334 #define DWC3_GHWPARAMS0_MODE(n) ((n) & 0x3)
335 #define DWC3_GHWPARAMS0_MODE_GADGET 0
336 #define DWC3_GHWPARAMS0_MODE_HOST 1
337 #define DWC3_GHWPARAMS0_MODE_DRD 2
338 #define DWC3_GHWPARAMS0_MBUS_TYPE(n) (((n) >> 3) & 0x7)
339 #define DWC3_GHWPARAMS0_SBUS_TYPE(n) (((n) >> 6) & 0x3)
340 #define DWC3_GHWPARAMS0_MDWIDTH(n) (((n) >> 8) & 0xff)
341 #define DWC3_GHWPARAMS0_SDWIDTH(n) (((n) >> 16) & 0xff)
342 #define DWC3_GHWPARAMS0_AWIDTH(n) (((n) >> 24) & 0xff)
343
344 /* Global HWPARAMS1 Register */
345 #define DWC3_GHWPARAMS1_EN_PWROPT(n) (((n) & (3 << 24)) >> 24)
346 #define DWC3_GHWPARAMS1_EN_PWROPT_NO 0
347 #define DWC3_GHWPARAMS1_EN_PWROPT_CLK 1
348 #define DWC3_GHWPARAMS1_EN_PWROPT_HIB 2
349 #define DWC3_GHWPARAMS1_PWROPT(n) ((n) << 24)
350 #define DWC3_GHWPARAMS1_PWROPT_MASK DWC3_GHWPARAMS1_PWROPT(3)
351 #define DWC3_GHWPARAMS1_ENDBC BIT(31)
352
353 /* Global HWPARAMS3 Register */
354 #define DWC3_GHWPARAMS3_SSPHY_IFC(n) ((n) & 3)
355 #define DWC3_GHWPARAMS3_SSPHY_IFC_DIS 0
356 #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN1 1
357 #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN2 2 /* DWC_usb31 only */
358 #define DWC3_GHWPARAMS3_HSPHY_IFC(n) (((n) & (3 << 2)) >> 2)
359 #define DWC3_GHWPARAMS3_HSPHY_IFC_DIS 0
360 #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI 1
361 #define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI 2
362 #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI 3
363 #define DWC3_GHWPARAMS3_FSPHY_IFC(n) (((n) & (3 << 4)) >> 4)
364 #define DWC3_GHWPARAMS3_FSPHY_IFC_DIS 0
365 #define DWC3_GHWPARAMS3_FSPHY_IFC_ENA 1
366
367 /* Global HWPARAMS4 Register */
368 #define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n) (((n) & (0x0f << 13)) >> 13)
369 #define DWC3_MAX_HIBER_SCRATCHBUFS 15
370
371 /* Global HWPARAMS6 Register */
372 #define DWC3_GHWPARAMS6_BCSUPPORT BIT(14)
373 #define DWC3_GHWPARAMS6_OTG3SUPPORT BIT(13)
374 #define DWC3_GHWPARAMS6_ADPSUPPORT BIT(12)
375 #define DWC3_GHWPARAMS6_HNPSUPPORT BIT(11)
376 #define DWC3_GHWPARAMS6_SRPSUPPORT BIT(10)
377 #define DWC3_GHWPARAMS6_EN_FPGA BIT(7)
378 #define DWC3_GHWPARAMS6_RAM0_DEPTH(n) (((n) >> 16) & 0xffff)
379
380 /* DWC_usb32 only */
381 #define DWC3_GHWPARAMS6_MDWIDTH(n) ((n) & (0x3 << 8))
382
383 /* Global HWPARAMS7 Register */
384 #define DWC3_GHWPARAMS7_RAM1_DEPTH(n) ((n) & 0xffff)
385 #define DWC3_GHWPARAMS7_RAM2_DEPTH(n) (((n) >> 16) & 0xffff)
386
387 /* Global HWPARAMS9 Register */
388 #define DWC3_GHWPARAMS9_DEV_TXF_FLUSH_BYPASS BIT(0)
389
390 /* Global Frame Length Adjustment Register */
391 #define DWC3_GFLADJ_30MHZ_SDBND_SEL BIT(7)
392 #define DWC3_GFLADJ_30MHZ_MASK 0x3f
393
394 /* Global User Control Register 2 */
395 #define DWC3_GUCTL2_RST_ACTBITLATER BIT(14)
396
397 /* Global User Control Register 3 */
398 #define DWC3_GUCTL3_SPLITDISABLE BIT(14)
399
400 /* Device Configuration Register */
401 #define DWC3_DCFG_NUMLANES(n) (((n) & 0x3) << 30) /* DWC_usb32 only */
402
403 #define DWC3_DCFG_DEVADDR(addr) ((addr) << 3)
404 #define DWC3_DCFG_DEVADDR_MASK DWC3_DCFG_DEVADDR(0x7f)
405
406 #define DWC3_DCFG_SPEED_MASK (7 << 0)
407 #define DWC3_DCFG_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
408 #define DWC3_DCFG_SUPERSPEED (4 << 0)
409 #define DWC3_DCFG_HIGHSPEED (0 << 0)
410 #define DWC3_DCFG_FULLSPEED BIT(0)
411 #define DWC3_DCFG_LOWSPEED (2 << 0)
412
413 #define DWC3_DCFG_NUMP_SHIFT 17
414 #define DWC3_DCFG_NUMP(n) (((n) >> DWC3_DCFG_NUMP_SHIFT) & 0x1f)
415 #define DWC3_DCFG_NUMP_MASK (0x1f << DWC3_DCFG_NUMP_SHIFT)
416 #define DWC3_DCFG_LPM_CAP BIT(22)
417 #define DWC3_DCFG_IGNSTRMPP BIT(23)
418
419 /* Device Control Register */
420 #define DWC3_DCTL_RUN_STOP BIT(31)
421 #define DWC3_DCTL_CSFTRST BIT(30)
422 #define DWC3_DCTL_LSFTRST BIT(29)
423
424 #define DWC3_DCTL_HIRD_THRES_MASK (0x1f << 24)
425 #define DWC3_DCTL_HIRD_THRES(n) ((n) << 24)
426
427 #define DWC3_DCTL_APPL1RES BIT(23)
428
429 /* These apply for core versions 1.87a and earlier */
430 #define DWC3_DCTL_TRGTULST_MASK (0x0f << 17)
431 #define DWC3_DCTL_TRGTULST(n) ((n) << 17)
432 #define DWC3_DCTL_TRGTULST_U2 (DWC3_DCTL_TRGTULST(2))
433 #define DWC3_DCTL_TRGTULST_U3 (DWC3_DCTL_TRGTULST(3))
434 #define DWC3_DCTL_TRGTULST_SS_DIS (DWC3_DCTL_TRGTULST(4))
435 #define DWC3_DCTL_TRGTULST_RX_DET (DWC3_DCTL_TRGTULST(5))
436 #define DWC3_DCTL_TRGTULST_SS_INACT (DWC3_DCTL_TRGTULST(6))
437
438 /* These apply for core versions 1.94a and later */
439 #define DWC3_DCTL_NYET_THRES(n) (((n) & 0xf) << 20)
440
441 #define DWC3_DCTL_KEEP_CONNECT BIT(19)
442 #define DWC3_DCTL_L1_HIBER_EN BIT(18)
443 #define DWC3_DCTL_CRS BIT(17)
444 #define DWC3_DCTL_CSS BIT(16)
445
446 #define DWC3_DCTL_INITU2ENA BIT(12)
447 #define DWC3_DCTL_ACCEPTU2ENA BIT(11)
448 #define DWC3_DCTL_INITU1ENA BIT(10)
449 #define DWC3_DCTL_ACCEPTU1ENA BIT(9)
450 #define DWC3_DCTL_TSTCTRL_MASK (0xf << 1)
451
452 #define DWC3_DCTL_ULSTCHNGREQ_MASK (0x0f << 5)
453 #define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
454
455 #define DWC3_DCTL_ULSTCHNG_NO_ACTION (DWC3_DCTL_ULSTCHNGREQ(0))
456 #define DWC3_DCTL_ULSTCHNG_SS_DISABLED (DWC3_DCTL_ULSTCHNGREQ(4))
457 #define DWC3_DCTL_ULSTCHNG_RX_DETECT (DWC3_DCTL_ULSTCHNGREQ(5))
458 #define DWC3_DCTL_ULSTCHNG_SS_INACTIVE (DWC3_DCTL_ULSTCHNGREQ(6))
459 #define DWC3_DCTL_ULSTCHNG_RECOVERY (DWC3_DCTL_ULSTCHNGREQ(8))
460 #define DWC3_DCTL_ULSTCHNG_COMPLIANCE (DWC3_DCTL_ULSTCHNGREQ(10))
461 #define DWC3_DCTL_ULSTCHNG_LOOPBACK (DWC3_DCTL_ULSTCHNGREQ(11))
462
463 /* Device Event Enable Register */
464 #define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN BIT(12)
465 #define DWC3_DEVTEN_EVNTOVERFLOWEN BIT(11)
466 #define DWC3_DEVTEN_CMDCMPLTEN BIT(10)
467 #define DWC3_DEVTEN_ERRTICERREN BIT(9)
468 #define DWC3_DEVTEN_SOFEN BIT(7)
469 #define DWC3_DEVTEN_U3L2L1SUSPEN BIT(6)
470 #define DWC3_DEVTEN_HIBERNATIONREQEVTEN BIT(5)
471 #define DWC3_DEVTEN_WKUPEVTEN BIT(4)
472 #define DWC3_DEVTEN_ULSTCNGEN BIT(3)
473 #define DWC3_DEVTEN_CONNECTDONEEN BIT(2)
474 #define DWC3_DEVTEN_USBRSTEN BIT(1)
475 #define DWC3_DEVTEN_DISCONNEVTEN BIT(0)
476
477 #define DWC3_DSTS_CONNLANES(n) (((n) >> 30) & 0x3) /* DWC_usb32 only */
478
479 /* Device Status Register */
480 #define DWC3_DSTS_DCNRD BIT(29)
481
482 /* This applies for core versions 1.87a and earlier */
483 #define DWC3_DSTS_PWRUPREQ BIT(24)
484
485 /* These apply for core versions 1.94a and later */
486 #define DWC3_DSTS_RSS BIT(25)
487 #define DWC3_DSTS_SSS BIT(24)
488
489 #define DWC3_DSTS_COREIDLE BIT(23)
490 #define DWC3_DSTS_DEVCTRLHLT BIT(22)
491
492 #define DWC3_DSTS_USBLNKST_MASK (0x0f << 18)
493 #define DWC3_DSTS_USBLNKST(n) (((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
494
495 #define DWC3_DSTS_RXFIFOEMPTY BIT(17)
496
497 #define DWC3_DSTS_SOFFN_MASK (0x3fff << 3)
498 #define DWC3_DSTS_SOFFN(n) (((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
499
500 #define DWC3_DSTS_CONNECTSPD (7 << 0)
501
502 #define DWC3_DSTS_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
503 #define DWC3_DSTS_SUPERSPEED (4 << 0)
504 #define DWC3_DSTS_HIGHSPEED (0 << 0)
505 #define DWC3_DSTS_FULLSPEED BIT(0)
506 #define DWC3_DSTS_LOWSPEED (2 << 0)
507
508 /* Device Generic Command Register */
509 #define DWC3_DGCMD_SET_LMP 0x01
510 #define DWC3_DGCMD_SET_PERIODIC_PAR 0x02
511 #define DWC3_DGCMD_XMIT_FUNCTION 0x03
512
513 /* These apply for core versions 1.94a and later */
514 #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO 0x04
515 #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI 0x05
516
517 #define DWC3_DGCMD_SELECTED_FIFO_FLUSH 0x09
518 #define DWC3_DGCMD_ALL_FIFO_FLUSH 0x0a
519 #define DWC3_DGCMD_SET_ENDPOINT_NRDY 0x0c
520 #define DWC3_DGCMD_SET_ENDPOINT_PRIME 0x0d
521 #define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK 0x10
522
523 #define DWC3_DGCMD_STATUS(n) (((n) >> 12) & 0x0F)
524 #define DWC3_DGCMD_CMDACT BIT(10)
525 #define DWC3_DGCMD_CMDIOC BIT(8)
526
527 /* Device Generic Command Parameter Register */
528 #define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT BIT(0)
529 #define DWC3_DGCMDPAR_FIFO_NUM(n) ((n) << 0)
530 #define DWC3_DGCMDPAR_RX_FIFO (0 << 5)
531 #define DWC3_DGCMDPAR_TX_FIFO BIT(5)
532 #define DWC3_DGCMDPAR_LOOPBACK_DIS (0 << 0)
533 #define DWC3_DGCMDPAR_LOOPBACK_ENA BIT(0)
534
535 /* Device Endpoint Command Register */
536 #define DWC3_DEPCMD_PARAM_SHIFT 16
537 #define DWC3_DEPCMD_PARAM(x) ((x) << DWC3_DEPCMD_PARAM_SHIFT)
538 #define DWC3_DEPCMD_GET_RSC_IDX(x) (((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
539 #define DWC3_DEPCMD_STATUS(x) (((x) >> 12) & 0x0F)
540 #define DWC3_DEPCMD_HIPRI_FORCERM BIT(11)
541 #define DWC3_DEPCMD_CLEARPENDIN BIT(11)
542 #define DWC3_DEPCMD_CMDACT BIT(10)
543 #define DWC3_DEPCMD_CMDIOC BIT(8)
544
545 #define DWC3_DEPCMD_DEPSTARTCFG (0x09 << 0)
546 #define DWC3_DEPCMD_ENDTRANSFER (0x08 << 0)
547 #define DWC3_DEPCMD_UPDATETRANSFER (0x07 << 0)
548 #define DWC3_DEPCMD_STARTTRANSFER (0x06 << 0)
549 #define DWC3_DEPCMD_CLEARSTALL (0x05 << 0)
550 #define DWC3_DEPCMD_SETSTALL (0x04 << 0)
551 /* This applies for core versions 1.90a and earlier */
552 #define DWC3_DEPCMD_GETSEQNUMBER (0x03 << 0)
553 /* This applies for core versions 1.94a and later */
554 #define DWC3_DEPCMD_GETEPSTATE (0x03 << 0)
555 #define DWC3_DEPCMD_SETTRANSFRESOURCE (0x02 << 0)
556 #define DWC3_DEPCMD_SETEPCONFIG (0x01 << 0)
557
558 #define DWC3_DEPCMD_CMD(x) ((x) & 0xf)
559
560 /* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
561 #define DWC3_DALEPENA_EP(n) BIT(n)
562
563 #define DWC3_DEPCMD_TYPE_CONTROL 0
564 #define DWC3_DEPCMD_TYPE_ISOC 1
565 #define DWC3_DEPCMD_TYPE_BULK 2
566 #define DWC3_DEPCMD_TYPE_INTR 3
567
568 #define DWC3_DEV_IMOD_COUNT_SHIFT 16
569 #define DWC3_DEV_IMOD_COUNT_MASK (0xffff << 16)
570 #define DWC3_DEV_IMOD_INTERVAL_SHIFT 0
571 #define DWC3_DEV_IMOD_INTERVAL_MASK (0xffff << 0)
572
573 /* OTG Configuration Register */
574 #define DWC3_OCFG_DISPWRCUTTOFF BIT(5)
575 #define DWC3_OCFG_HIBDISMASK BIT(4)
576 #define DWC3_OCFG_SFTRSTMASK BIT(3)
577 #define DWC3_OCFG_OTGVERSION BIT(2)
578 #define DWC3_OCFG_HNPCAP BIT(1)
579 #define DWC3_OCFG_SRPCAP BIT(0)
580
581 /* OTG CTL Register */
582 #define DWC3_OCTL_OTG3GOERR BIT(7)
583 #define DWC3_OCTL_PERIMODE BIT(6)
584 #define DWC3_OCTL_PRTPWRCTL BIT(5)
585 #define DWC3_OCTL_HNPREQ BIT(4)
586 #define DWC3_OCTL_SESREQ BIT(3)
587 #define DWC3_OCTL_TERMSELIDPULSE BIT(2)
588 #define DWC3_OCTL_DEVSETHNPEN BIT(1)
589 #define DWC3_OCTL_HSTSETHNPEN BIT(0)
590
591 /* OTG Event Register */
592 #define DWC3_OEVT_DEVICEMODE BIT(31)
593 #define DWC3_OEVT_XHCIRUNSTPSET BIT(27)
594 #define DWC3_OEVT_DEVRUNSTPSET BIT(26)
595 #define DWC3_OEVT_HIBENTRY BIT(25)
596 #define DWC3_OEVT_CONIDSTSCHNG BIT(24)
597 #define DWC3_OEVT_HRRCONFNOTIF BIT(23)
598 #define DWC3_OEVT_HRRINITNOTIF BIT(22)
599 #define DWC3_OEVT_ADEVIDLE BIT(21)
600 #define DWC3_OEVT_ADEVBHOSTEND BIT(20)
601 #define DWC3_OEVT_ADEVHOST BIT(19)
602 #define DWC3_OEVT_ADEVHNPCHNG BIT(18)
603 #define DWC3_OEVT_ADEVSRPDET BIT(17)
604 #define DWC3_OEVT_ADEVSESSENDDET BIT(16)
605 #define DWC3_OEVT_BDEVBHOSTEND BIT(11)
606 #define DWC3_OEVT_BDEVHNPCHNG BIT(10)
607 #define DWC3_OEVT_BDEVSESSVLDDET BIT(9)
608 #define DWC3_OEVT_BDEVVBUSCHNG BIT(8)
609 #define DWC3_OEVT_BSESSVLD BIT(3)
610 #define DWC3_OEVT_HSTNEGSTS BIT(2)
611 #define DWC3_OEVT_SESREQSTS BIT(1)
612 #define DWC3_OEVT_ERROR BIT(0)
613
614 /* OTG Event Enable Register */
615 #define DWC3_OEVTEN_XHCIRUNSTPSETEN BIT(27)
616 #define DWC3_OEVTEN_DEVRUNSTPSETEN BIT(26)
617 #define DWC3_OEVTEN_HIBENTRYEN BIT(25)
618 #define DWC3_OEVTEN_CONIDSTSCHNGEN BIT(24)
619 #define DWC3_OEVTEN_HRRCONFNOTIFEN BIT(23)
620 #define DWC3_OEVTEN_HRRINITNOTIFEN BIT(22)
621 #define DWC3_OEVTEN_ADEVIDLEEN BIT(21)
622 #define DWC3_OEVTEN_ADEVBHOSTENDEN BIT(20)
623 #define DWC3_OEVTEN_ADEVHOSTEN BIT(19)
624 #define DWC3_OEVTEN_ADEVHNPCHNGEN BIT(18)
625 #define DWC3_OEVTEN_ADEVSRPDETEN BIT(17)
626 #define DWC3_OEVTEN_ADEVSESSENDDETEN BIT(16)
627 #define DWC3_OEVTEN_BDEVBHOSTENDEN BIT(11)
628 #define DWC3_OEVTEN_BDEVHNPCHNGEN BIT(10)
629 #define DWC3_OEVTEN_BDEVSESSVLDDETEN BIT(9)
630 #define DWC3_OEVTEN_BDEVVBUSCHNGEN BIT(8)
631
632 /* OTG Status Register */
633 #define DWC3_OSTS_DEVRUNSTP BIT(13)
634 #define DWC3_OSTS_XHCIRUNSTP BIT(12)
635 #define DWC3_OSTS_PERIPHERALSTATE BIT(4)
636 #define DWC3_OSTS_XHCIPRTPOWER BIT(3)
637 #define DWC3_OSTS_BSESVLD BIT(2)
638 #define DWC3_OSTS_VBUSVLD BIT(1)
639 #define DWC3_OSTS_CONIDSTS BIT(0)
640
641 /* Structures */
642
643 struct dwc3_trb;
644
645 /**
646 * struct dwc3_event_buffer - Software event buffer representation
647 * @buf: _THE_ buffer
648 * @cache: The buffer cache used in the threaded interrupt
649 * @length: size of this buffer
650 * @lpos: event offset
651 * @count: cache of last read event count register
652 * @flags: flags related to this event buffer
653 * @dma: dma_addr_t
654 * @dwc: pointer to DWC controller
655 */
656 struct dwc3_event_buffer {
657 void *buf;
658 void *cache;
659 unsigned int length;
660 unsigned int lpos;
661 unsigned int count;
662 unsigned int flags;
663
664 #define DWC3_EVENT_PENDING BIT(0)
665
666 dma_addr_t dma;
667
668 struct dwc3 *dwc;
669
670 ANDROID_KABI_RESERVE(1);
671 };
672
673 #define DWC3_EP_FLAG_STALLED BIT(0)
674 #define DWC3_EP_FLAG_WEDGED BIT(1)
675
676 #define DWC3_EP_DIRECTION_TX true
677 #define DWC3_EP_DIRECTION_RX false
678
679 #define DWC3_TRB_NUM 256
680
681 /**
682 * struct dwc3_ep - device side endpoint representation
683 * @endpoint: usb endpoint
684 * @cancelled_list: list of cancelled requests for this endpoint
685 * @pending_list: list of pending requests for this endpoint
686 * @started_list: list of started requests on this endpoint
687 * @regs: pointer to first endpoint register
688 * @trb_pool: array of transaction buffers
689 * @trb_pool_dma: dma address of @trb_pool
690 * @trb_enqueue: enqueue 'pointer' into TRB array
691 * @trb_dequeue: dequeue 'pointer' into TRB array
692 * @dwc: pointer to DWC controller
693 * @saved_state: ep state saved during hibernation
694 * @flags: endpoint flags (wedged, stalled, ...)
695 * @number: endpoint number (1 - 15)
696 * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
697 * @resource_index: Resource transfer index
698 * @frame_number: set to the frame number we want this transfer to start (ISOC)
699 * @interval: the interval on which the ISOC transfer is started
700 * @name: a human readable name e.g. ep1out-bulk
701 * @direction: true for TX, false for RX
702 * @stream_capable: true when streams are enabled
703 * @combo_num: the test combination BIT[15:14] of the frame number to test
704 * isochronous START TRANSFER command failure workaround
705 * @start_cmd_status: the status of testing START TRANSFER command with
706 * combo_num = 'b00
707 */
708 struct dwc3_ep {
709 struct usb_ep endpoint;
710 struct list_head cancelled_list;
711 struct list_head pending_list;
712 struct list_head started_list;
713
714 void __iomem *regs;
715
716 struct dwc3_trb *trb_pool;
717 dma_addr_t trb_pool_dma;
718 struct dwc3 *dwc;
719
720 u32 saved_state;
721 unsigned int flags;
722 #define DWC3_EP_ENABLED BIT(0)
723 #define DWC3_EP_STALL BIT(1)
724 #define DWC3_EP_WEDGE BIT(2)
725 #define DWC3_EP_TRANSFER_STARTED BIT(3)
726 #define DWC3_EP_END_TRANSFER_PENDING BIT(4)
727 #define DWC3_EP_PENDING_REQUEST BIT(5)
728 #define DWC3_EP_DELAY_START BIT(6)
729 #define DWC3_EP_WAIT_TRANSFER_COMPLETE BIT(7)
730 #define DWC3_EP_IGNORE_NEXT_NOSTREAM BIT(8)
731 #define DWC3_EP_FORCE_RESTART_STREAM BIT(9)
732 #define DWC3_EP_FIRST_STREAM_PRIMED BIT(10)
733 #define DWC3_EP_PENDING_CLEAR_STALL BIT(11)
734 #define DWC3_EP_TXFIFO_RESIZED BIT(12)
735 #define DWC3_EP_DELAY_STOP BIT(13)
736
737 /* This last one is specific to EP0 */
738 #define DWC3_EP0_DIR_IN BIT(31)
739
740 /*
741 * IMPORTANT: we *know* we have 256 TRBs in our @trb_pool, so we will
742 * use a u8 type here. If anybody decides to increase number of TRBs to
743 * anything larger than 256 - I can't see why people would want to do
744 * this though - then this type needs to be changed.
745 *
746 * By using u8 types we ensure that our % operator when incrementing
747 * enqueue and dequeue get optimized away by the compiler.
748 */
749 u8 trb_enqueue;
750 u8 trb_dequeue;
751
752 u8 number;
753 u8 type;
754 u8 resource_index;
755 u32 frame_number;
756 u32 interval;
757
758 char name[20];
759
760 unsigned direction:1;
761 unsigned stream_capable:1;
762
763 /* For isochronous START TRANSFER workaround only */
764 u8 combo_num;
765 int start_cmd_status;
766
767 ANDROID_KABI_RESERVE(1);
768 ANDROID_KABI_RESERVE(2);
769 };
770
771 enum dwc3_phy {
772 DWC3_PHY_UNKNOWN = 0,
773 DWC3_PHY_USB3,
774 DWC3_PHY_USB2,
775 };
776
777 enum dwc3_ep0_next {
778 DWC3_EP0_UNKNOWN = 0,
779 DWC3_EP0_COMPLETE,
780 DWC3_EP0_NRDY_DATA,
781 DWC3_EP0_NRDY_STATUS,
782 };
783
784 enum dwc3_ep0_state {
785 EP0_UNCONNECTED = 0,
786 EP0_SETUP_PHASE,
787 EP0_DATA_PHASE,
788 EP0_STATUS_PHASE,
789 };
790
791 enum dwc3_link_state {
792 /* In SuperSpeed */
793 DWC3_LINK_STATE_U0 = 0x00, /* in HS, means ON */
794 DWC3_LINK_STATE_U1 = 0x01,
795 DWC3_LINK_STATE_U2 = 0x02, /* in HS, means SLEEP */
796 DWC3_LINK_STATE_U3 = 0x03, /* in HS, means SUSPEND */
797 DWC3_LINK_STATE_SS_DIS = 0x04,
798 DWC3_LINK_STATE_RX_DET = 0x05, /* in HS, means Early Suspend */
799 DWC3_LINK_STATE_SS_INACT = 0x06,
800 DWC3_LINK_STATE_POLL = 0x07,
801 DWC3_LINK_STATE_RECOV = 0x08,
802 DWC3_LINK_STATE_HRESET = 0x09,
803 DWC3_LINK_STATE_CMPLY = 0x0a,
804 DWC3_LINK_STATE_LPBK = 0x0b,
805 DWC3_LINK_STATE_RESET = 0x0e,
806 DWC3_LINK_STATE_RESUME = 0x0f,
807 DWC3_LINK_STATE_MASK = 0x0f,
808 };
809
810 /* TRB Length, PCM and Status */
811 #define DWC3_TRB_SIZE_MASK (0x00ffffff)
812 #define DWC3_TRB_SIZE_LENGTH(n) ((n) & DWC3_TRB_SIZE_MASK)
813 #define DWC3_TRB_SIZE_PCM1(n) (((n) & 0x03) << 24)
814 #define DWC3_TRB_SIZE_TRBSTS(n) (((n) & (0x0f << 28)) >> 28)
815
816 #define DWC3_TRBSTS_OK 0
817 #define DWC3_TRBSTS_MISSED_ISOC 1
818 #define DWC3_TRBSTS_SETUP_PENDING 2
819 #define DWC3_TRB_STS_XFER_IN_PROG 4
820
821 /* TRB Control */
822 #define DWC3_TRB_CTRL_HWO BIT(0)
823 #define DWC3_TRB_CTRL_LST BIT(1)
824 #define DWC3_TRB_CTRL_CHN BIT(2)
825 #define DWC3_TRB_CTRL_CSP BIT(3)
826 #define DWC3_TRB_CTRL_TRBCTL(n) (((n) & 0x3f) << 4)
827 #define DWC3_TRB_CTRL_ISP_IMI BIT(10)
828 #define DWC3_TRB_CTRL_IOC BIT(11)
829 #define DWC3_TRB_CTRL_SID_SOFN(n) (((n) & 0xffff) << 14)
830 #define DWC3_TRB_CTRL_GET_SID_SOFN(n) (((n) & (0xffff << 14)) >> 14)
831
832 #define DWC3_TRBCTL_TYPE(n) ((n) & (0x3f << 4))
833 #define DWC3_TRBCTL_NORMAL DWC3_TRB_CTRL_TRBCTL(1)
834 #define DWC3_TRBCTL_CONTROL_SETUP DWC3_TRB_CTRL_TRBCTL(2)
835 #define DWC3_TRBCTL_CONTROL_STATUS2 DWC3_TRB_CTRL_TRBCTL(3)
836 #define DWC3_TRBCTL_CONTROL_STATUS3 DWC3_TRB_CTRL_TRBCTL(4)
837 #define DWC3_TRBCTL_CONTROL_DATA DWC3_TRB_CTRL_TRBCTL(5)
838 #define DWC3_TRBCTL_ISOCHRONOUS_FIRST DWC3_TRB_CTRL_TRBCTL(6)
839 #define DWC3_TRBCTL_ISOCHRONOUS DWC3_TRB_CTRL_TRBCTL(7)
840 #define DWC3_TRBCTL_LINK_TRB DWC3_TRB_CTRL_TRBCTL(8)
841
842 /**
843 * struct dwc3_trb - transfer request block (hw format)
844 * @bpl: DW0-3
845 * @bph: DW4-7
846 * @size: DW8-B
847 * @ctrl: DWC-F
848 */
849 struct dwc3_trb {
850 u32 bpl;
851 u32 bph;
852 u32 size;
853 u32 ctrl;
854 } __packed;
855
856 /**
857 * struct dwc3_hwparams - copy of HWPARAMS registers
858 * @hwparams0: GHWPARAMS0
859 * @hwparams1: GHWPARAMS1
860 * @hwparams2: GHWPARAMS2
861 * @hwparams3: GHWPARAMS3
862 * @hwparams4: GHWPARAMS4
863 * @hwparams5: GHWPARAMS5
864 * @hwparams6: GHWPARAMS6
865 * @hwparams7: GHWPARAMS7
866 * @hwparams8: GHWPARAMS8
867 * @hwparams9: GHWPARAMS9
868 */
869 struct dwc3_hwparams {
870 u32 hwparams0;
871 u32 hwparams1;
872 u32 hwparams2;
873 u32 hwparams3;
874 u32 hwparams4;
875 u32 hwparams5;
876 u32 hwparams6;
877 u32 hwparams7;
878 u32 hwparams8;
879 u32 hwparams9;
880
881 ANDROID_KABI_RESERVE(1);
882 ANDROID_KABI_RESERVE(2);
883 };
884
885 /* HWPARAMS0 */
886 #define DWC3_MODE(n) ((n) & 0x7)
887
888 /* HWPARAMS1 */
889 #define DWC3_NUM_INT(n) (((n) & (0x3f << 15)) >> 15)
890 #define DWC3_NUM_RAMS(n) (((n) & (0x3 << 21)) >> 21)
891
892 /* HWPARAMS3 */
893 #define DWC3_NUM_IN_EPS_MASK (0x1f << 18)
894 #define DWC3_NUM_EPS_MASK (0x3f << 12)
895 #define DWC3_NUM_EPS(p) (((p)->hwparams3 & \
896 (DWC3_NUM_EPS_MASK)) >> 12)
897 #define DWC3_NUM_IN_EPS(p) (((p)->hwparams3 & \
898 (DWC3_NUM_IN_EPS_MASK)) >> 18)
899
900 /* HWPARAMS7 */
901 #define DWC3_RAM1_DEPTH(n) ((n) & 0xffff)
902
903 /**
904 * struct dwc3_request - representation of a transfer request
905 * @request: struct usb_request to be transferred
906 * @list: a list_head used for request queueing
907 * @dep: struct dwc3_ep owning this request
908 * @sg: pointer to first incomplete sg
909 * @start_sg: pointer to the sg which should be queued next
910 * @num_pending_sgs: counter to pending sgs
911 * @num_queued_sgs: counter to the number of sgs which already got queued
912 * @remaining: amount of data remaining
913 * @status: internal dwc3 request status tracking
914 * @epnum: endpoint number to which this request refers
915 * @trb: pointer to struct dwc3_trb
916 * @trb_dma: DMA address of @trb
917 * @num_trbs: number of TRBs used by this request
918 * @needs_extra_trb: true when request needs one extra TRB (either due to ZLP
919 * or unaligned OUT)
920 * @direction: IN or OUT direction flag
921 * @mapped: true when request has been dma-mapped
922 */
923 struct dwc3_request {
924 struct usb_request request;
925 struct list_head list;
926 struct dwc3_ep *dep;
927 struct scatterlist *sg;
928 struct scatterlist *start_sg;
929
930 unsigned int num_pending_sgs;
931 unsigned int num_queued_sgs;
932 unsigned int remaining;
933
934 unsigned int status;
935 #define DWC3_REQUEST_STATUS_QUEUED 0
936 #define DWC3_REQUEST_STATUS_STARTED 1
937 #define DWC3_REQUEST_STATUS_DISCONNECTED 2
938 #define DWC3_REQUEST_STATUS_DEQUEUED 3
939 #define DWC3_REQUEST_STATUS_STALLED 4
940 #define DWC3_REQUEST_STATUS_COMPLETED 5
941 #define DWC3_REQUEST_STATUS_UNKNOWN -1
942
943 u8 epnum;
944 struct dwc3_trb *trb;
945 dma_addr_t trb_dma;
946
947 unsigned int num_trbs;
948
949 unsigned int needs_extra_trb:1;
950 unsigned int direction:1;
951 unsigned int mapped:1;
952
953 ANDROID_KABI_RESERVE(1);
954 ANDROID_KABI_RESERVE(2);
955 };
956
957 /*
958 * struct dwc3_scratchpad_array - hibernation scratchpad array
959 * (format defined by hw)
960 */
961 struct dwc3_scratchpad_array {
962 __le64 dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
963 };
964
965 /**
966 * struct dwc3 - representation of our controller
967 * @drd_work: workqueue used for role swapping
968 * @ep0_trb: trb which is used for the ctrl_req
969 * @bounce: address of bounce buffer
970 * @scratchbuf: address of scratch buffer
971 * @setup_buf: used while precessing STD USB requests
972 * @ep0_trb_addr: dma address of @ep0_trb
973 * @bounce_addr: dma address of @bounce
974 * @ep0_usb_req: dummy req used while handling STD USB requests
975 * @scratch_addr: dma address of scratchbuf
976 * @ep0_in_setup: one control transfer is completed and enter setup phase
977 * @lock: for synchronizing
978 * @mutex: for mode switching
979 * @dev: pointer to our struct device
980 * @sysdev: pointer to the DMA-capable device
981 * @xhci: pointer to our xHCI child
982 * @xhci_resources: struct resources for our @xhci child
983 * @ev_buf: struct dwc3_event_buffer pointer
984 * @eps: endpoint array
985 * @gadget: device side representation of the peripheral controller
986 * @gadget_driver: pointer to the gadget driver
987 * @clks: array of clocks
988 * @num_clks: number of clocks
989 * @reset: reset control
990 * @regs: base address for our registers
991 * @regs_size: address space size
992 * @fladj: frame length adjustment
993 * @irq_gadget: peripheral controller's IRQ number
994 * @otg_irq: IRQ number for OTG IRQs
995 * @current_otg_role: current role of operation while using the OTG block
996 * @desired_otg_role: desired role of operation while using the OTG block
997 * @otg_restart_host: flag that OTG controller needs to restart host
998 * @nr_scratch: number of scratch buffers
999 * @u1u2: only used on revisions <1.83a for workaround
1000 * @maximum_speed: maximum speed requested (mainly for testing purposes)
1001 * @max_ssp_rate: SuperSpeed Plus maximum signaling rate and lane count
1002 * @gadget_max_speed: maximum gadget speed requested
1003 * @gadget_ssp_rate: Gadget driver's maximum supported SuperSpeed Plus signaling
1004 * rate and lane count.
1005 * @ip: controller's ID
1006 * @revision: controller's version of an IP
1007 * @version_type: VERSIONTYPE register contents, a sub release of a revision
1008 * @dr_mode: requested mode of operation
1009 * @current_dr_role: current role of operation when in dual-role mode
1010 * @desired_dr_role: desired role of operation when in dual-role mode
1011 * @edev: extcon handle
1012 * @edev_nb: extcon notifier
1013 * @hsphy_mode: UTMI phy mode, one of following:
1014 * - USBPHY_INTERFACE_MODE_UTMI
1015 * - USBPHY_INTERFACE_MODE_UTMIW
1016 * @role_sw: usb_role_switch handle
1017 * @role_switch_default_mode: default operation mode of controller while
1018 * usb role is USB_ROLE_NONE.
1019 * @current_role_sw_mode: current usb role switch mode.
1020 * @desired_role_sw_mode: desired usb role switch mode.
1021 * @usb_psy: pointer to power supply interface.
1022 * @usb2_phy: pointer to USB2 PHY
1023 * @usb3_phy: pointer to USB3 PHY
1024 * @usb2_generic_phy: pointer to USB2 PHY
1025 * @usb3_generic_phy: pointer to USB3 PHY
1026 * @phys_ready: flag to indicate that PHYs are ready
1027 * @ulpi: pointer to ulpi interface
1028 * @ulpi_ready: flag to indicate that ULPI is initialized
1029 * @u2sel: parameter from Set SEL request.
1030 * @u2pel: parameter from Set SEL request.
1031 * @u1sel: parameter from Set SEL request.
1032 * @u1pel: parameter from Set SEL request.
1033 * @num_eps: number of endpoints
1034 * @ep0_next_event: hold the next expected event
1035 * @ep0state: state of endpoint zero
1036 * @link_state: link state
1037 * @speed: device speed (super, high, full, low)
1038 * @hwparams: copy of hwparams registers
1039 * @root: debugfs root folder pointer
1040 * @regset: debugfs pointer to regdump file
1041 * @dbg_lsp_select: current debug lsp mux register selection
1042 * @test_mode: true when we're entering a USB test mode
1043 * @test_mode_nr: test feature selector
1044 * @lpm_nyet_threshold: LPM NYET response threshold
1045 * @hird_threshold: HIRD threshold
1046 * @rx_thr_num_pkt_prd: periodic ESS receive packet count
1047 * @rx_max_burst_prd: max periodic ESS receive burst size
1048 * @tx_thr_num_pkt_prd: periodic ESS transmit packet count
1049 * @tx_max_burst_prd: max periodic ESS transmit burst size
1050 * @tx_fifo_resize_max_num: max number of fifos allocated during txfifo resize
1051 * @hsphy_interface: "utmi" or "ulpi"
1052 * @connected: true when we're connected to a host, false otherwise
1053 * @delayed_status: true when gadget driver asks for delayed status
1054 * @ep0_bounced: true when we used bounce buffer
1055 * @ep0_expect_in: true when we expect a DATA IN transfer
1056 * @has_hibernation: true when dwc3 was configured with Hibernation
1057 * @sysdev_is_parent: true when dwc3 device has a parent driver
1058 * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that
1059 * there's now way for software to detect this in runtime.
1060 * @is_utmi_l1_suspend: the core asserts output signal
1061 * 0 - utmi_sleep_n
1062 * 1 - utmi_l1_suspend_n
1063 * @is_fpga: true when we are using the FPGA board
1064 * @pending_events: true when we have pending IRQs to be handled
1065 * @do_fifo_resize: true when txfifo resizing is enabled for dwc3 endpoints
1066 * @pullups_connected: true when Run/Stop bit is set
1067 * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
1068 * @three_stage_setup: set if we perform a three phase setup
1069 * @dis_start_transfer_quirk: set if start_transfer failure SW workaround is
1070 * not needed for DWC_usb31 version 1.70a-ea06 and below
1071 * @usb3_lpm_capable: set if hadrware supports Link Power Management
1072 * @usb2_lpm_disable: set to disable usb2 lpm for host
1073 * @usb2_gadget_lpm_disable: set to disable usb2 lpm for gadget
1074 * @disable_scramble_quirk: set if we enable the disable scramble quirk
1075 * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk
1076 * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk
1077 * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk
1078 * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk
1079 * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk
1080 * @lfps_filter_quirk: set if we enable LFPS filter quirk
1081 * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk
1082 * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy
1083 * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy
1084 * @dis_enblslpm_quirk: set if we clear enblslpm in GUSB2PHYCFG,
1085 * disabling the suspend signal to the PHY.
1086 * @dis_u1_entry_quirk: set if link entering into U1 state needs to be disabled.
1087 * @dis_u2_entry_quirk: set if link entering into U2 state needs to be disabled.
1088 * @dis_rxdet_inp3_quirk: set if we disable Rx.Detect in P3
1089 * @dis_u2_freeclk_exists_quirk : set if we clear u2_freeclk_exists
1090 * in GUSB2PHYCFG, specify that USB2 PHY doesn't
1091 * provide a free-running PHY clock.
1092 * @dis_del_phy_power_chg_quirk: set if we disable delay phy power
1093 * change quirk.
1094 * @dis_tx_ipgap_linecheck_quirk: set if we disable u2mac linestate
1095 * check during HS transmit.
1096 * @parkmode_disable_ss_quirk: set if we need to disable all SuperSpeed
1097 * instances in park mode.
1098 * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk
1099 * @tx_de_emphasis: Tx de-emphasis value
1100 * 0 - -6dB de-emphasis
1101 * 1 - -3.5dB de-emphasis
1102 * 2 - No de-emphasis
1103 * 3 - Reserved
1104 * @dis_metastability_quirk: set to disable metastability quirk.
1105 * @dis_split_quirk: set to disable split boundary.
1106 * @imod_interval: set the interrupt moderation interval in 250ns
1107 * increments or 0 to disable.
1108 * @max_cfg_eps: current max number of IN eps used across all USB configs.
1109 * @last_fifo_depth: last fifo depth used to determine next fifo ram start
1110 * address.
1111 * @num_ep_resized: carries the current number endpoints which have had its tx
1112 * fifo resized.
1113 */
1114 struct dwc3 {
1115 struct work_struct drd_work;
1116 struct dwc3_trb *ep0_trb;
1117 void *bounce;
1118 void *scratchbuf;
1119 u8 *setup_buf;
1120 dma_addr_t ep0_trb_addr;
1121 dma_addr_t bounce_addr;
1122 dma_addr_t scratch_addr;
1123 struct dwc3_request ep0_usb_req;
1124 struct completion ep0_in_setup;
1125
1126 /* device lock */
1127 spinlock_t lock;
1128
1129 /* mode switching lock */
1130 struct mutex mutex;
1131
1132 struct device *dev;
1133 struct device *sysdev;
1134
1135 struct platform_device *xhci;
1136 struct resource xhci_resources[DWC3_XHCI_RESOURCES_NUM];
1137
1138 struct dwc3_event_buffer *ev_buf;
1139 struct dwc3_ep *eps[DWC3_ENDPOINTS_NUM];
1140
1141 struct usb_gadget *gadget;
1142 struct usb_gadget_driver *gadget_driver;
1143
1144 struct clk_bulk_data *clks;
1145 int num_clks;
1146
1147 struct reset_control *reset;
1148
1149 struct usb_phy *usb2_phy;
1150 struct usb_phy *usb3_phy;
1151
1152 struct phy *usb2_generic_phy;
1153 struct phy *usb3_generic_phy;
1154
1155 bool phys_ready;
1156
1157 struct ulpi *ulpi;
1158 bool ulpi_ready;
1159
1160 void __iomem *regs;
1161 size_t regs_size;
1162
1163 enum usb_dr_mode dr_mode;
1164 u32 current_dr_role;
1165 u32 desired_dr_role;
1166 struct extcon_dev *edev;
1167 struct notifier_block edev_nb;
1168 enum usb_phy_interface hsphy_mode;
1169 struct usb_role_switch *role_sw;
1170 enum usb_dr_mode role_switch_default_mode;
1171 #if defined(CONFIG_ARCH_ROCKCHIP) && defined(CONFIG_NO_GKI)
1172 u32 current_role_sw_mode;
1173 u32 desired_role_sw_mode;
1174 #endif
1175
1176 struct power_supply *usb_psy;
1177
1178 u32 fladj;
1179 u32 irq_gadget;
1180 u32 otg_irq;
1181 u32 current_otg_role;
1182 u32 desired_otg_role;
1183 bool otg_restart_host;
1184 u32 nr_scratch;
1185 u32 u1u2;
1186 u32 maximum_speed;
1187 u32 gadget_max_speed;
1188 enum usb_ssp_rate max_ssp_rate;
1189 enum usb_ssp_rate gadget_ssp_rate;
1190
1191 u32 ip;
1192
1193 #define DWC3_IP 0x5533
1194 #define DWC31_IP 0x3331
1195 #define DWC32_IP 0x3332
1196
1197 u32 revision;
1198
1199 #define DWC3_REVISION_ANY 0x0
1200 #define DWC3_REVISION_173A 0x5533173a
1201 #define DWC3_REVISION_175A 0x5533175a
1202 #define DWC3_REVISION_180A 0x5533180a
1203 #define DWC3_REVISION_183A 0x5533183a
1204 #define DWC3_REVISION_185A 0x5533185a
1205 #define DWC3_REVISION_187A 0x5533187a
1206 #define DWC3_REVISION_188A 0x5533188a
1207 #define DWC3_REVISION_190A 0x5533190a
1208 #define DWC3_REVISION_194A 0x5533194a
1209 #define DWC3_REVISION_200A 0x5533200a
1210 #define DWC3_REVISION_202A 0x5533202a
1211 #define DWC3_REVISION_210A 0x5533210a
1212 #define DWC3_REVISION_220A 0x5533220a
1213 #define DWC3_REVISION_230A 0x5533230a
1214 #define DWC3_REVISION_240A 0x5533240a
1215 #define DWC3_REVISION_250A 0x5533250a
1216 #define DWC3_REVISION_260A 0x5533260a
1217 #define DWC3_REVISION_270A 0x5533270a
1218 #define DWC3_REVISION_280A 0x5533280a
1219 #define DWC3_REVISION_290A 0x5533290a
1220 #define DWC3_REVISION_300A 0x5533300a
1221 #define DWC3_REVISION_310A 0x5533310a
1222 #define DWC3_REVISION_330A 0x5533330a
1223
1224 #define DWC31_REVISION_ANY 0x0
1225 #define DWC31_REVISION_110A 0x3131302a
1226 #define DWC31_REVISION_120A 0x3132302a
1227 #define DWC31_REVISION_160A 0x3136302a
1228 #define DWC31_REVISION_170A 0x3137302a
1229 #define DWC31_REVISION_180A 0x3138302a
1230 #define DWC31_REVISION_190A 0x3139302a
1231
1232 #define DWC32_REVISION_ANY 0x0
1233 #define DWC32_REVISION_100A 0x3130302a
1234
1235 u32 version_type;
1236
1237 #define DWC31_VERSIONTYPE_ANY 0x0
1238 #define DWC31_VERSIONTYPE_EA01 0x65613031
1239 #define DWC31_VERSIONTYPE_EA02 0x65613032
1240 #define DWC31_VERSIONTYPE_EA03 0x65613033
1241 #define DWC31_VERSIONTYPE_EA04 0x65613034
1242 #define DWC31_VERSIONTYPE_EA05 0x65613035
1243 #define DWC31_VERSIONTYPE_EA06 0x65613036
1244
1245 enum dwc3_ep0_next ep0_next_event;
1246 enum dwc3_ep0_state ep0state;
1247 enum dwc3_link_state link_state;
1248
1249 u16 u2sel;
1250 u16 u2pel;
1251 u8 u1sel;
1252 u8 u1pel;
1253
1254 u8 speed;
1255
1256 u8 num_eps;
1257
1258 struct dwc3_hwparams hwparams;
1259 struct dentry *root;
1260 struct debugfs_regset32 *regset;
1261
1262 u32 dbg_lsp_select;
1263
1264 u8 test_mode;
1265 u8 test_mode_nr;
1266 u8 lpm_nyet_threshold;
1267 u8 hird_threshold;
1268 u8 rx_thr_num_pkt_prd;
1269 u8 rx_max_burst_prd;
1270 u8 tx_thr_num_pkt_prd;
1271 u8 tx_max_burst_prd;
1272 u8 tx_fifo_resize_max_num;
1273
1274 const char *hsphy_interface;
1275
1276 unsigned connected:1;
1277 unsigned delayed_status:1;
1278 unsigned ep0_bounced:1;
1279 unsigned ep0_expect_in:1;
1280 unsigned has_hibernation:1;
1281 unsigned sysdev_is_parent:1;
1282 unsigned has_lpm_erratum:1;
1283 unsigned is_utmi_l1_suspend:1;
1284 unsigned is_fpga:1;
1285 unsigned pending_events:1;
1286 unsigned do_fifo_resize:1;
1287 unsigned pullups_connected:1;
1288 unsigned setup_packet_pending:1;
1289 unsigned three_stage_setup:1;
1290 unsigned dis_start_transfer_quirk:1;
1291 unsigned usb3_lpm_capable:1;
1292 unsigned usb2_lpm_disable:1;
1293 unsigned usb2_gadget_lpm_disable:1;
1294
1295 unsigned disable_scramble_quirk:1;
1296 unsigned u2exit_lfps_quirk:1;
1297 unsigned u2ss_inp3_quirk:1;
1298 unsigned req_p1p2p3_quirk:1;
1299 unsigned del_p1p2p3_quirk:1;
1300 unsigned del_phy_power_chg_quirk:1;
1301 unsigned lfps_filter_quirk:1;
1302 unsigned rx_detect_poll_quirk:1;
1303 unsigned dis_u3_susphy_quirk:1;
1304 unsigned dis_u2_susphy_quirk:1;
1305 unsigned dis_enblslpm_quirk:1;
1306 unsigned dis_u1_entry_quirk:1;
1307 unsigned dis_u2_entry_quirk:1;
1308 unsigned dis_rxdet_inp3_quirk:1;
1309 unsigned dis_u2_freeclk_exists_quirk:1;
1310 unsigned dis_del_phy_power_chg_quirk:1;
1311 unsigned dis_tx_ipgap_linecheck_quirk:1;
1312 unsigned parkmode_disable_ss_quirk:1;
1313
1314 unsigned tx_de_emphasis_quirk:1;
1315 unsigned tx_de_emphasis:2;
1316
1317 unsigned dis_metastability_quirk:1;
1318
1319 unsigned dis_split_quirk:1;
1320 unsigned async_callbacks:1;
1321
1322 u16 imod_interval;
1323
1324 int max_cfg_eps;
1325 int last_fifo_depth;
1326 int num_ep_resized;
1327
1328 ANDROID_KABI_RESERVE(1);
1329 ANDROID_KABI_RESERVE(2);
1330 ANDROID_KABI_RESERVE(3);
1331 ANDROID_KABI_RESERVE(4);
1332 };
1333
1334 /**
1335 * struct dwc3_vendor - contains parameters without modifying the format of DWC3 core
1336 * @dwc: contains dwc3 core reference
1337 * @clear_stall_protocol: endpoint number that requires a delayed status phase
1338 * @softconnect: true when gadget connect is called, false when disconnect runs
1339 */
1340 struct dwc3_vendor {
1341 struct dwc3 dwc;
1342 u8 clear_stall_protocol;
1343 unsigned softconnect:1;
1344 };
1345
1346 #define INCRX_BURST_MODE 0
1347 #define INCRX_UNDEF_LENGTH_BURST_MODE 1
1348
1349 #define work_to_dwc(w) (container_of((w), struct dwc3, drd_work))
1350
1351 /* -------------------------------------------------------------------------- */
1352
1353 struct dwc3_event_type {
1354 u32 is_devspec:1;
1355 u32 type:7;
1356 u32 reserved8_31:24;
1357 } __packed;
1358
1359 #define DWC3_DEPEVT_XFERCOMPLETE 0x01
1360 #define DWC3_DEPEVT_XFERINPROGRESS 0x02
1361 #define DWC3_DEPEVT_XFERNOTREADY 0x03
1362 #define DWC3_DEPEVT_RXTXFIFOEVT 0x04
1363 #define DWC3_DEPEVT_STREAMEVT 0x06
1364 #define DWC3_DEPEVT_EPCMDCMPLT 0x07
1365
1366 /**
1367 * struct dwc3_event_depevt - Device Endpoint Events
1368 * @one_bit: indicates this is an endpoint event (not used)
1369 * @endpoint_number: number of the endpoint
1370 * @endpoint_event: The event we have:
1371 * 0x00 - Reserved
1372 * 0x01 - XferComplete
1373 * 0x02 - XferInProgress
1374 * 0x03 - XferNotReady
1375 * 0x04 - RxTxFifoEvt (IN->Underrun, OUT->Overrun)
1376 * 0x05 - Reserved
1377 * 0x06 - StreamEvt
1378 * 0x07 - EPCmdCmplt
1379 * @reserved11_10: Reserved, don't use.
1380 * @status: Indicates the status of the event. Refer to databook for
1381 * more information.
1382 * @parameters: Parameters of the current event. Refer to databook for
1383 * more information.
1384 */
1385 struct dwc3_event_depevt {
1386 u32 one_bit:1;
1387 u32 endpoint_number:5;
1388 u32 endpoint_event:4;
1389 u32 reserved11_10:2;
1390 u32 status:4;
1391
1392 /* Within XferNotReady */
1393 #define DEPEVT_STATUS_TRANSFER_ACTIVE BIT(3)
1394
1395 /* Within XferComplete or XferInProgress */
1396 #define DEPEVT_STATUS_BUSERR BIT(0)
1397 #define DEPEVT_STATUS_SHORT BIT(1)
1398 #define DEPEVT_STATUS_IOC BIT(2)
1399 #define DEPEVT_STATUS_LST BIT(3) /* XferComplete */
1400 #define DEPEVT_STATUS_MISSED_ISOC BIT(3) /* XferInProgress */
1401
1402 /* Stream event only */
1403 #define DEPEVT_STREAMEVT_FOUND 1
1404 #define DEPEVT_STREAMEVT_NOTFOUND 2
1405
1406 /* Stream event parameter */
1407 #define DEPEVT_STREAM_PRIME 0xfffe
1408 #define DEPEVT_STREAM_NOSTREAM 0x0
1409
1410 /* Control-only Status */
1411 #define DEPEVT_STATUS_CONTROL_DATA 1
1412 #define DEPEVT_STATUS_CONTROL_STATUS 2
1413 #define DEPEVT_STATUS_CONTROL_PHASE(n) ((n) & 3)
1414
1415 /* In response to Start Transfer */
1416 #define DEPEVT_TRANSFER_NO_RESOURCE 1
1417 #define DEPEVT_TRANSFER_BUS_EXPIRY 2
1418
1419 u32 parameters:16;
1420
1421 /* For Command Complete Events */
1422 #define DEPEVT_PARAMETER_CMD(n) (((n) & (0xf << 8)) >> 8)
1423 } __packed;
1424
1425 /**
1426 * struct dwc3_event_devt - Device Events
1427 * @one_bit: indicates this is a non-endpoint event (not used)
1428 * @device_event: indicates it's a device event. Should read as 0x00
1429 * @type: indicates the type of device event.
1430 * 0 - DisconnEvt
1431 * 1 - USBRst
1432 * 2 - ConnectDone
1433 * 3 - ULStChng
1434 * 4 - WkUpEvt
1435 * 5 - Reserved
1436 * 6 - Suspend (EOPF on revisions 2.10a and prior)
1437 * 7 - SOF
1438 * 8 - Reserved
1439 * 9 - ErrticErr
1440 * 10 - CmdCmplt
1441 * 11 - EvntOverflow
1442 * 12 - VndrDevTstRcved
1443 * @reserved15_12: Reserved, not used
1444 * @event_info: Information about this event
1445 * @reserved31_25: Reserved, not used
1446 */
1447 struct dwc3_event_devt {
1448 u32 one_bit:1;
1449 u32 device_event:7;
1450 u32 type:4;
1451 u32 reserved15_12:4;
1452 u32 event_info:9;
1453 u32 reserved31_25:7;
1454 } __packed;
1455
1456 /**
1457 * struct dwc3_event_gevt - Other Core Events
1458 * @one_bit: indicates this is a non-endpoint event (not used)
1459 * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
1460 * @phy_port_number: self-explanatory
1461 * @reserved31_12: Reserved, not used.
1462 */
1463 struct dwc3_event_gevt {
1464 u32 one_bit:1;
1465 u32 device_event:7;
1466 u32 phy_port_number:4;
1467 u32 reserved31_12:20;
1468 } __packed;
1469
1470 /**
1471 * union dwc3_event - representation of Event Buffer contents
1472 * @raw: raw 32-bit event
1473 * @type: the type of the event
1474 * @depevt: Device Endpoint Event
1475 * @devt: Device Event
1476 * @gevt: Global Event
1477 */
1478 union dwc3_event {
1479 u32 raw;
1480 struct dwc3_event_type type;
1481 struct dwc3_event_depevt depevt;
1482 struct dwc3_event_devt devt;
1483 struct dwc3_event_gevt gevt;
1484 };
1485
1486 /**
1487 * struct dwc3_gadget_ep_cmd_params - representation of endpoint command
1488 * parameters
1489 * @param2: third parameter
1490 * @param1: second parameter
1491 * @param0: first parameter
1492 */
1493 struct dwc3_gadget_ep_cmd_params {
1494 u32 param2;
1495 u32 param1;
1496 u32 param0;
1497 };
1498
1499 /*
1500 * DWC3 Features to be used as Driver Data
1501 */
1502
1503 #define DWC3_HAS_PERIPHERAL BIT(0)
1504 #define DWC3_HAS_XHCI BIT(1)
1505 #define DWC3_HAS_OTG BIT(3)
1506
1507 /* prototypes */
1508 void dwc3_set_prtcap(struct dwc3 *dwc, u32 mode);
1509 void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
1510 u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type);
1511
1512 #define DWC3_IP_IS(_ip) \
1513 (dwc->ip == _ip##_IP)
1514
1515 #define DWC3_VER_IS(_ip, _ver) \
1516 (DWC3_IP_IS(_ip) && dwc->revision == _ip##_REVISION_##_ver)
1517
1518 #define DWC3_VER_IS_PRIOR(_ip, _ver) \
1519 (DWC3_IP_IS(_ip) && dwc->revision < _ip##_REVISION_##_ver)
1520
1521 #define DWC3_VER_IS_WITHIN(_ip, _from, _to) \
1522 (DWC3_IP_IS(_ip) && \
1523 dwc->revision >= _ip##_REVISION_##_from && \
1524 (!(_ip##_REVISION_##_to) || \
1525 dwc->revision <= _ip##_REVISION_##_to))
1526
1527 #define DWC3_VER_TYPE_IS_WITHIN(_ip, _ver, _from, _to) \
1528 (DWC3_VER_IS(_ip, _ver) && \
1529 dwc->version_type >= _ip##_VERSIONTYPE_##_from && \
1530 (!(_ip##_VERSIONTYPE_##_to) || \
1531 dwc->version_type <= _ip##_VERSIONTYPE_##_to))
1532
1533 /**
1534 * dwc3_mdwidth - get MDWIDTH value in bits
1535 * @dwc: pointer to our context structure
1536 *
1537 * Return MDWIDTH configuration value in bits.
1538 */
dwc3_mdwidth(struct dwc3 * dwc)1539 static inline u32 dwc3_mdwidth(struct dwc3 *dwc)
1540 {
1541 u32 mdwidth;
1542
1543 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1544 if (DWC3_IP_IS(DWC32))
1545 mdwidth += DWC3_GHWPARAMS6_MDWIDTH(dwc->hwparams.hwparams6);
1546
1547 return mdwidth;
1548 }
1549
1550 bool dwc3_has_imod(struct dwc3 *dwc);
1551
1552 int dwc3_event_buffers_setup(struct dwc3 *dwc);
1553 void dwc3_event_buffers_cleanup(struct dwc3 *dwc);
1554
1555 int dwc3_core_soft_reset(struct dwc3 *dwc);
1556
1557 #if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1558 int dwc3_host_init(struct dwc3 *dwc);
1559 void dwc3_host_exit(struct dwc3 *dwc);
1560 #else
dwc3_host_init(struct dwc3 * dwc)1561 static inline int dwc3_host_init(struct dwc3 *dwc)
1562 { return 0; }
dwc3_host_exit(struct dwc3 * dwc)1563 static inline void dwc3_host_exit(struct dwc3 *dwc)
1564 { }
1565 #endif
1566
1567 #if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1568 int dwc3_gadget_init(struct dwc3 *dwc);
1569 void dwc3_gadget_exit(struct dwc3 *dwc);
1570 int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode);
1571 int dwc3_gadget_get_link_state(struct dwc3 *dwc);
1572 int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state);
1573 int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned int cmd,
1574 struct dwc3_gadget_ep_cmd_params *params);
1575 int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned int cmd,
1576 u32 param);
1577 void dwc3_stop_active_transfer(struct dwc3_ep *dep, bool force, bool interrupt);
1578 void dwc3_gadget_clear_tx_fifos(struct dwc3 *dwc);
1579 void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep, int status);
1580 #else
dwc3_gadget_init(struct dwc3 * dwc)1581 static inline int dwc3_gadget_init(struct dwc3 *dwc)
1582 { return 0; }
dwc3_gadget_exit(struct dwc3 * dwc)1583 static inline void dwc3_gadget_exit(struct dwc3 *dwc)
1584 { }
dwc3_gadget_set_test_mode(struct dwc3 * dwc,int mode)1585 static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
1586 { return 0; }
dwc3_gadget_get_link_state(struct dwc3 * dwc)1587 static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc)
1588 { return 0; }
dwc3_gadget_set_link_state(struct dwc3 * dwc,enum dwc3_link_state state)1589 static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc,
1590 enum dwc3_link_state state)
1591 { return 0; }
1592
dwc3_send_gadget_ep_cmd(struct dwc3_ep * dep,unsigned int cmd,struct dwc3_gadget_ep_cmd_params * params)1593 static inline int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned int cmd,
1594 struct dwc3_gadget_ep_cmd_params *params)
1595 { return 0; }
dwc3_send_gadget_generic_command(struct dwc3 * dwc,int cmd,u32 param)1596 static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc,
1597 int cmd, u32 param)
1598 { return 0; }
dwc3_stop_active_transfer(struct dwc3_ep * dep,bool force,bool interrupt)1599 static inline void dwc3_stop_active_transfer(struct dwc3_ep *dep, bool force,
1600 bool interrupt)
1601 { }
dwc3_gadget_clear_tx_fifos(struct dwc3 * dwc)1602 static inline void dwc3_gadget_clear_tx_fifos(struct dwc3 *dwc)
1603 { }
1604 #endif
1605
1606 #if IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1607 int dwc3_drd_init(struct dwc3 *dwc);
1608 void dwc3_drd_exit(struct dwc3 *dwc);
1609 void dwc3_otg_init(struct dwc3 *dwc);
1610 void dwc3_otg_exit(struct dwc3 *dwc);
1611 void dwc3_otg_update(struct dwc3 *dwc, bool ignore_idstatus);
1612 void dwc3_otg_host_init(struct dwc3 *dwc);
1613 #else
dwc3_drd_init(struct dwc3 * dwc)1614 static inline int dwc3_drd_init(struct dwc3 *dwc)
1615 { return 0; }
dwc3_drd_exit(struct dwc3 * dwc)1616 static inline void dwc3_drd_exit(struct dwc3 *dwc)
1617 { }
dwc3_otg_init(struct dwc3 * dwc)1618 static inline void dwc3_otg_init(struct dwc3 *dwc)
1619 { }
dwc3_otg_exit(struct dwc3 * dwc)1620 static inline void dwc3_otg_exit(struct dwc3 *dwc)
1621 { }
dwc3_otg_update(struct dwc3 * dwc,bool ignore_idstatus)1622 static inline void dwc3_otg_update(struct dwc3 *dwc, bool ignore_idstatus)
1623 { }
dwc3_otg_host_init(struct dwc3 * dwc)1624 static inline void dwc3_otg_host_init(struct dwc3 *dwc)
1625 { }
1626 #endif
1627
1628 /* power management interface */
1629 #if !IS_ENABLED(CONFIG_USB_DWC3_HOST)
1630 int dwc3_gadget_suspend(struct dwc3 *dwc);
1631 int dwc3_gadget_resume(struct dwc3 *dwc);
1632 void dwc3_gadget_process_pending_events(struct dwc3 *dwc);
1633 #else
dwc3_gadget_suspend(struct dwc3 * dwc)1634 static inline int dwc3_gadget_suspend(struct dwc3 *dwc)
1635 {
1636 return 0;
1637 }
1638
dwc3_gadget_resume(struct dwc3 * dwc)1639 static inline int dwc3_gadget_resume(struct dwc3 *dwc)
1640 {
1641 return 0;
1642 }
1643
dwc3_gadget_process_pending_events(struct dwc3 * dwc)1644 static inline void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
1645 {
1646 }
1647 #endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */
1648
1649 #if IS_ENABLED(CONFIG_USB_DWC3_ULPI)
1650 int dwc3_ulpi_init(struct dwc3 *dwc);
1651 void dwc3_ulpi_exit(struct dwc3 *dwc);
1652 #else
dwc3_ulpi_init(struct dwc3 * dwc)1653 static inline int dwc3_ulpi_init(struct dwc3 *dwc)
1654 { return 0; }
dwc3_ulpi_exit(struct dwc3 * dwc)1655 static inline void dwc3_ulpi_exit(struct dwc3 *dwc)
1656 { }
1657 #endif
1658
1659 #endif /* __DRIVERS_USB_DWC3_CORE_H */
1660