1 // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
2 /*
3 * hcd_queue.c - DesignWare HS OTG Controller host queuing routines
4 *
5 * Copyright (C) 2004-2013 Synopsys, Inc.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions, and the following disclaimer,
12 * without modification.
13 * 2. Redistributions in binary form must reproduce the above copyright
14 * notice, this list of conditions and the following disclaimer in the
15 * documentation and/or other materials provided with the distribution.
16 * 3. The names of the above-listed copyright holders may not be used
17 * to endorse or promote products derived from this software without
18 * specific prior written permission.
19 *
20 * ALTERNATIVELY, this software may be distributed under the terms of the
21 * GNU General Public License ("GPL") as published by the Free Software
22 * Foundation; either version 2 of the License, or (at your option) any
23 * later version.
24 *
25 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
26 * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
27 * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
29 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
30 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
31 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
32 * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
33 * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
34 * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
35 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
36 */
37
38 /*
39 * This file contains the functions to manage Queue Heads and Queue
40 * Transfer Descriptors for Host mode
41 */
42 #include <linux/gcd.h>
43 #include <linux/kernel.h>
44 #include <linux/module.h>
45 #include <linux/spinlock.h>
46 #include <linux/interrupt.h>
47 #include <linux/dma-mapping.h>
48 #include <linux/io.h>
49 #include <linux/slab.h>
50 #include <linux/usb.h>
51
52 #include <linux/usb/hcd.h>
53 #include <linux/usb/ch11.h>
54
55 #include "core.h"
56 #include "hcd.h"
57
58 /* Wait this long before releasing periodic reservation */
59 #define DWC2_UNRESERVE_DELAY (msecs_to_jiffies(5))
60
61 /* If we get a NAK, wait this long before retrying */
62 #define DWC2_RETRY_WAIT_DELAY (1 * NSEC_PER_MSEC)
63
64 /**
65 * dwc2_periodic_channel_available() - Checks that a channel is available for a
66 * periodic transfer
67 *
68 * @hsotg: The HCD state structure for the DWC OTG controller
69 *
70 * Return: 0 if successful, negative error code otherwise
71 */
dwc2_periodic_channel_available(struct dwc2_hsotg * hsotg)72 static int dwc2_periodic_channel_available(struct dwc2_hsotg *hsotg)
73 {
74 /*
75 * Currently assuming that there is a dedicated host channel for
76 * each periodic transaction plus at least one host channel for
77 * non-periodic transactions
78 */
79 int status;
80 int num_channels;
81
82 num_channels = hsotg->params.host_channels;
83 if ((hsotg->periodic_channels + hsotg->non_periodic_channels <
84 num_channels) && (hsotg->periodic_channels < num_channels - 1)) {
85 status = 0;
86 } else {
87 dev_dbg(hsotg->dev,
88 "%s: Total channels: %d, Periodic: %d, Non-periodic: %d\n",
89 __func__, num_channels,
90 hsotg->periodic_channels, hsotg->non_periodic_channels);
91 status = -ENOSPC;
92 }
93
94 return status;
95 }
96
97 /**
98 * dwc2_check_periodic_bandwidth() - Checks that there is sufficient bandwidth
99 * for the specified QH in the periodic schedule
100 *
101 * @hsotg: The HCD state structure for the DWC OTG controller
102 * @qh: QH containing periodic bandwidth required
103 *
104 * Return: 0 if successful, negative error code otherwise
105 *
106 * For simplicity, this calculation assumes that all the transfers in the
107 * periodic schedule may occur in the same (micro)frame
108 */
dwc2_check_periodic_bandwidth(struct dwc2_hsotg * hsotg,struct dwc2_qh * qh)109 static int dwc2_check_periodic_bandwidth(struct dwc2_hsotg *hsotg,
110 struct dwc2_qh *qh)
111 {
112 int status;
113 s16 max_claimed_usecs;
114
115 status = 0;
116
117 if (qh->dev_speed == USB_SPEED_HIGH || qh->do_split) {
118 /*
119 * High speed mode
120 * Max periodic usecs is 80% x 125 usec = 100 usec
121 */
122 max_claimed_usecs = 100 - qh->host_us;
123 } else {
124 /*
125 * Full speed mode
126 * Max periodic usecs is 90% x 1000 usec = 900 usec
127 */
128 max_claimed_usecs = 900 - qh->host_us;
129 }
130
131 if (hsotg->periodic_usecs > max_claimed_usecs) {
132 dev_err(hsotg->dev,
133 "%s: already claimed usecs %d, required usecs %d\n",
134 __func__, hsotg->periodic_usecs, qh->host_us);
135 status = -ENOSPC;
136 }
137
138 return status;
139 }
140
141 /**
142 * pmap_schedule() - Schedule time in a periodic bitmap (pmap).
143 *
144 * @map: The bitmap representing the schedule; will be updated
145 * upon success.
146 * @bits_per_period: The schedule represents several periods. This is how many
147 * bits are in each period. It's assumed that the beginning
148 * of the schedule will repeat after its end.
149 * @periods_in_map: The number of periods in the schedule.
150 * @num_bits: The number of bits we need per period we want to reserve
151 * in this function call.
152 * @interval: How often we need to be scheduled for the reservation this
153 * time. 1 means every period. 2 means every other period.
154 * ...you get the picture?
155 * @start: The bit number to start at. Normally 0. Must be within
156 * the interval or we return failure right away.
157 * @only_one_period: Normally we'll allow picking a start anywhere within the
158 * first interval, since we can still make all repetition
159 * requirements by doing that. However, if you pass true
160 * here then we'll return failure if we can't fit within
161 * the period that "start" is in.
162 *
163 * The idea here is that we want to schedule time for repeating events that all
164 * want the same resource. The resource is divided into fixed-sized periods
165 * and the events want to repeat every "interval" periods. The schedule
166 * granularity is one bit.
167 *
168 * To keep things "simple", we'll represent our schedule with a bitmap that
169 * contains a fixed number of periods. This gets rid of a lot of complexity
170 * but does mean that we need to handle things specially (and non-ideally) if
171 * the number of the periods in the schedule doesn't match well with the
172 * intervals that we're trying to schedule.
173 *
174 * Here's an explanation of the scheme we'll implement, assuming 8 periods.
175 * - If interval is 1, we need to take up space in each of the 8
176 * periods we're scheduling. Easy.
177 * - If interval is 2, we need to take up space in half of the
178 * periods. Again, easy.
179 * - If interval is 3, we actually need to fall back to interval 1.
180 * Why? Because we might need time in any period. AKA for the
181 * first 8 periods, we'll be in slot 0, 3, 6. Then we'll be
182 * in slot 1, 4, 7. Then we'll be in 2, 5. Then we'll be back to
183 * 0, 3, and 6. Since we could be in any frame we need to reserve
184 * for all of them. Sucks, but that's what you gotta do. Note that
185 * if we were instead scheduling 8 * 3 = 24 we'd do much better, but
186 * then we need more memory and time to do scheduling.
187 * - If interval is 4, easy.
188 * - If interval is 5, we again need interval 1. The schedule will be
189 * 0, 5, 2, 7, 4, 1, 6, 3, 0
190 * - If interval is 6, we need interval 2. 0, 6, 4, 2.
191 * - If interval is 7, we need interval 1.
192 * - If interval is 8, we need interval 8.
193 *
194 * If you do the math, you'll see that we need to pretend that interval is
195 * equal to the greatest_common_divisor(interval, periods_in_map).
196 *
197 * Note that at the moment this function tends to front-pack the schedule.
198 * In some cases that's really non-ideal (it's hard to schedule things that
199 * need to repeat every period). In other cases it's perfect (you can easily
200 * schedule bigger, less often repeating things).
201 *
202 * Here's the algorithm in action (8 periods, 5 bits per period):
203 * |** | |** | |** | |** | | OK 2 bits, intv 2 at 0
204 * |*****| ***|*****| ***|*****| ***|*****| ***| OK 3 bits, intv 3 at 2
205 * |*****|* ***|*****| ***|*****|* ***|*****| ***| OK 1 bits, intv 4 at 5
206 * |** |* |** | |** |* |** | | Remv 3 bits, intv 3 at 2
207 * |*** |* |*** | |*** |* |*** | | OK 1 bits, intv 6 at 2
208 * |**** |* * |**** | * |**** |* * |**** | * | OK 1 bits, intv 1 at 3
209 * |**** |**** |**** | *** |**** |**** |**** | *** | OK 2 bits, intv 2 at 6
210 * |*****|*****|*****| ****|*****|*****|*****| ****| OK 1 bits, intv 1 at 4
211 * |*****|*****|*****| ****|*****|*****|*****| ****| FAIL 1 bits, intv 1
212 * | ***|*****| ***| ****| ***|*****| ***| ****| Remv 2 bits, intv 2 at 0
213 * | ***| ****| ***| ****| ***| ****| ***| ****| Remv 1 bits, intv 4 at 5
214 * | **| ****| **| ****| **| ****| **| ****| Remv 1 bits, intv 6 at 2
215 * | *| ** *| *| ** *| *| ** *| *| ** *| Remv 1 bits, intv 1 at 3
216 * | *| *| *| *| *| *| *| *| Remv 2 bits, intv 2 at 6
217 * | | | | | | | | | Remv 1 bits, intv 1 at 4
218 * |** | |** | |** | |** | | OK 2 bits, intv 2 at 0
219 * |*** | |** | |*** | |** | | OK 1 bits, intv 4 at 2
220 * |*****| |** **| |*****| |** **| | OK 2 bits, intv 2 at 3
221 * |*****|* |** **| |*****|* |** **| | OK 1 bits, intv 4 at 5
222 * |*****|*** |** **| ** |*****|*** |** **| ** | OK 2 bits, intv 2 at 6
223 * |*****|*****|** **| ****|*****|*****|** **| ****| OK 2 bits, intv 2 at 8
224 * |*****|*****|*****| ****|*****|*****|*****| ****| OK 1 bits, intv 4 at 12
225 *
226 * This function is pretty generic and could be easily abstracted if anything
227 * needed similar scheduling.
228 *
229 * Returns either -ENOSPC or a >= 0 start bit which should be passed to the
230 * unschedule routine. The map bitmap will be updated on a non-error result.
231 */
pmap_schedule(unsigned long * map,int bits_per_period,int periods_in_map,int num_bits,int interval,int start,bool only_one_period)232 static int pmap_schedule(unsigned long *map, int bits_per_period,
233 int periods_in_map, int num_bits,
234 int interval, int start, bool only_one_period)
235 {
236 int interval_bits;
237 int to_reserve;
238 int first_end;
239 int i;
240
241 if (num_bits > bits_per_period)
242 return -ENOSPC;
243
244 /* Adjust interval as per description */
245 interval = gcd(interval, periods_in_map);
246
247 interval_bits = bits_per_period * interval;
248 to_reserve = periods_in_map / interval;
249
250 /* If start has gotten us past interval then we can't schedule */
251 if (start >= interval_bits)
252 return -ENOSPC;
253
254 if (only_one_period)
255 /* Must fit within same period as start; end at begin of next */
256 first_end = (start / bits_per_period + 1) * bits_per_period;
257 else
258 /* Can fit anywhere in the first interval */
259 first_end = interval_bits;
260
261 /*
262 * We'll try to pick the first repetition, then see if that time
263 * is free for each of the subsequent repetitions. If it's not
264 * we'll adjust the start time for the next search of the first
265 * repetition.
266 */
267 while (start + num_bits <= first_end) {
268 int end;
269
270 /* Need to stay within this period */
271 end = (start / bits_per_period + 1) * bits_per_period;
272
273 /* Look for num_bits us in this microframe starting at start */
274 start = bitmap_find_next_zero_area(map, end, start, num_bits,
275 0);
276
277 /*
278 * We should get start >= end if we fail. We might be
279 * able to check the next microframe depending on the
280 * interval, so continue on (start already updated).
281 */
282 if (start >= end) {
283 start = end;
284 continue;
285 }
286
287 /* At this point we have a valid point for first one */
288 for (i = 1; i < to_reserve; i++) {
289 int ith_start = start + interval_bits * i;
290 int ith_end = end + interval_bits * i;
291 int ret;
292
293 /* Use this as a dumb "check if bits are 0" */
294 ret = bitmap_find_next_zero_area(
295 map, ith_start + num_bits, ith_start, num_bits,
296 0);
297
298 /* We got the right place, continue checking */
299 if (ret == ith_start)
300 continue;
301
302 /* Move start up for next time and exit for loop */
303 ith_start = bitmap_find_next_zero_area(
304 map, ith_end, ith_start, num_bits, 0);
305 if (ith_start >= ith_end)
306 /* Need a while new period next time */
307 start = end;
308 else
309 start = ith_start - interval_bits * i;
310 break;
311 }
312
313 /* If didn't exit the for loop with a break, we have success */
314 if (i == to_reserve)
315 break;
316 }
317
318 if (start + num_bits > first_end)
319 return -ENOSPC;
320
321 for (i = 0; i < to_reserve; i++) {
322 int ith_start = start + interval_bits * i;
323
324 bitmap_set(map, ith_start, num_bits);
325 }
326
327 return start;
328 }
329
330 /**
331 * pmap_unschedule() - Undo work done by pmap_schedule()
332 *
333 * @map: See pmap_schedule().
334 * @bits_per_period: See pmap_schedule().
335 * @periods_in_map: See pmap_schedule().
336 * @num_bits: The number of bits that was passed to schedule.
337 * @interval: The interval that was passed to schedule.
338 * @start: The return value from pmap_schedule().
339 */
pmap_unschedule(unsigned long * map,int bits_per_period,int periods_in_map,int num_bits,int interval,int start)340 static void pmap_unschedule(unsigned long *map, int bits_per_period,
341 int periods_in_map, int num_bits,
342 int interval, int start)
343 {
344 int interval_bits;
345 int to_release;
346 int i;
347
348 /* Adjust interval as per description in pmap_schedule() */
349 interval = gcd(interval, periods_in_map);
350
351 interval_bits = bits_per_period * interval;
352 to_release = periods_in_map / interval;
353
354 for (i = 0; i < to_release; i++) {
355 int ith_start = start + interval_bits * i;
356
357 bitmap_clear(map, ith_start, num_bits);
358 }
359 }
360
361 /**
362 * dwc2_get_ls_map() - Get the map used for the given qh
363 *
364 * @hsotg: The HCD state structure for the DWC OTG controller.
365 * @qh: QH for the periodic transfer.
366 *
367 * We'll always get the periodic map out of our TT. Note that even if we're
368 * running the host straight in low speed / full speed mode it appears as if
369 * a TT is allocated for us, so we'll use it. If that ever changes we can
370 * add logic here to get a map out of "hsotg" if !qh->do_split.
371 *
372 * Returns: the map or NULL if a map couldn't be found.
373 */
dwc2_get_ls_map(struct dwc2_hsotg * hsotg,struct dwc2_qh * qh)374 static unsigned long *dwc2_get_ls_map(struct dwc2_hsotg *hsotg,
375 struct dwc2_qh *qh)
376 {
377 unsigned long *map;
378
379 /* Don't expect to be missing a TT and be doing low speed scheduling */
380 if (WARN_ON(!qh->dwc_tt))
381 return NULL;
382
383 /* Get the map and adjust if this is a multi_tt hub */
384 map = qh->dwc_tt->periodic_bitmaps;
385 if (qh->dwc_tt->usb_tt->multi)
386 map += DWC2_ELEMENTS_PER_LS_BITMAP * (qh->ttport - 1);
387
388 return map;
389 }
390
391 #ifdef DWC2_PRINT_SCHEDULE
392 /*
393 * cat_printf() - A printf() + strcat() helper
394 *
395 * This is useful for concatenating a bunch of strings where each string is
396 * constructed using printf.
397 *
398 * @buf: The destination buffer; will be updated to point after the printed
399 * data.
400 * @size: The number of bytes in the buffer (includes space for '\0').
401 * @fmt: The format for printf.
402 * @...: The args for printf.
403 */
404 static __printf(3, 4)
cat_printf(char ** buf,size_t * size,const char * fmt,...)405 void cat_printf(char **buf, size_t *size, const char *fmt, ...)
406 {
407 va_list args;
408 int i;
409
410 if (*size == 0)
411 return;
412
413 va_start(args, fmt);
414 i = vsnprintf(*buf, *size, fmt, args);
415 va_end(args);
416
417 if (i >= *size) {
418 (*buf)[*size - 1] = '\0';
419 *buf += *size;
420 *size = 0;
421 } else {
422 *buf += i;
423 *size -= i;
424 }
425 }
426
427 /*
428 * pmap_print() - Print the given periodic map
429 *
430 * Will attempt to print out the periodic schedule.
431 *
432 * @map: See pmap_schedule().
433 * @bits_per_period: See pmap_schedule().
434 * @periods_in_map: See pmap_schedule().
435 * @period_name: The name of 1 period, like "uFrame"
436 * @units: The name of the units, like "us".
437 * @print_fn: The function to call for printing.
438 * @print_data: Opaque data to pass to the print function.
439 */
pmap_print(unsigned long * map,int bits_per_period,int periods_in_map,const char * period_name,const char * units,void (* print_fn)(const char * str,void * data),void * print_data)440 static void pmap_print(unsigned long *map, int bits_per_period,
441 int periods_in_map, const char *period_name,
442 const char *units,
443 void (*print_fn)(const char *str, void *data),
444 void *print_data)
445 {
446 int period;
447
448 for (period = 0; period < periods_in_map; period++) {
449 char tmp[64];
450 char *buf = tmp;
451 size_t buf_size = sizeof(tmp);
452 int period_start = period * bits_per_period;
453 int period_end = period_start + bits_per_period;
454 int start = 0;
455 int count = 0;
456 bool printed = false;
457 int i;
458
459 for (i = period_start; i < period_end + 1; i++) {
460 /* Handle case when ith bit is set */
461 if (i < period_end &&
462 bitmap_find_next_zero_area(map, i + 1,
463 i, 1, 0) != i) {
464 if (count == 0)
465 start = i - period_start;
466 count++;
467 continue;
468 }
469
470 /* ith bit isn't set; don't care if count == 0 */
471 if (count == 0)
472 continue;
473
474 if (!printed)
475 cat_printf(&buf, &buf_size, "%s %d: ",
476 period_name, period);
477 else
478 cat_printf(&buf, &buf_size, ", ");
479 printed = true;
480
481 cat_printf(&buf, &buf_size, "%d %s -%3d %s", start,
482 units, start + count - 1, units);
483 count = 0;
484 }
485
486 if (printed)
487 print_fn(tmp, print_data);
488 }
489 }
490
491 struct dwc2_qh_print_data {
492 struct dwc2_hsotg *hsotg;
493 struct dwc2_qh *qh;
494 };
495
496 /**
497 * dwc2_qh_print() - Helper function for dwc2_qh_schedule_print()
498 *
499 * @str: The string to print
500 * @data: A pointer to a struct dwc2_qh_print_data
501 */
dwc2_qh_print(const char * str,void * data)502 static void dwc2_qh_print(const char *str, void *data)
503 {
504 struct dwc2_qh_print_data *print_data = data;
505
506 dwc2_sch_dbg(print_data->hsotg, "QH=%p ...%s\n", print_data->qh, str);
507 }
508
509 /**
510 * dwc2_qh_schedule_print() - Print the periodic schedule
511 *
512 * @hsotg: The HCD state structure for the DWC OTG controller.
513 * @qh: QH to print.
514 */
dwc2_qh_schedule_print(struct dwc2_hsotg * hsotg,struct dwc2_qh * qh)515 static void dwc2_qh_schedule_print(struct dwc2_hsotg *hsotg,
516 struct dwc2_qh *qh)
517 {
518 struct dwc2_qh_print_data print_data = { hsotg, qh };
519 int i;
520
521 /*
522 * The printing functions are quite slow and inefficient.
523 * If we don't have tracing turned on, don't run unless the special
524 * define is turned on.
525 */
526
527 if (qh->schedule_low_speed) {
528 unsigned long *map = dwc2_get_ls_map(hsotg, qh);
529
530 dwc2_sch_dbg(hsotg, "QH=%p LS/FS trans: %d=>%d us @ %d us",
531 qh, qh->device_us,
532 DWC2_ROUND_US_TO_SLICE(qh->device_us),
533 DWC2_US_PER_SLICE * qh->ls_start_schedule_slice);
534
535 if (map) {
536 dwc2_sch_dbg(hsotg,
537 "QH=%p Whole low/full speed map %p now:\n",
538 qh, map);
539 pmap_print(map, DWC2_LS_PERIODIC_SLICES_PER_FRAME,
540 DWC2_LS_SCHEDULE_FRAMES, "Frame ", "slices",
541 dwc2_qh_print, &print_data);
542 }
543 }
544
545 for (i = 0; i < qh->num_hs_transfers; i++) {
546 struct dwc2_hs_transfer_time *trans_time = qh->hs_transfers + i;
547 int uframe = trans_time->start_schedule_us /
548 DWC2_HS_PERIODIC_US_PER_UFRAME;
549 int rel_us = trans_time->start_schedule_us %
550 DWC2_HS_PERIODIC_US_PER_UFRAME;
551
552 dwc2_sch_dbg(hsotg,
553 "QH=%p HS trans #%d: %d us @ uFrame %d + %d us\n",
554 qh, i, trans_time->duration_us, uframe, rel_us);
555 }
556 if (qh->num_hs_transfers) {
557 dwc2_sch_dbg(hsotg, "QH=%p Whole high speed map now:\n", qh);
558 pmap_print(hsotg->hs_periodic_bitmap,
559 DWC2_HS_PERIODIC_US_PER_UFRAME,
560 DWC2_HS_SCHEDULE_UFRAMES, "uFrame", "us",
561 dwc2_qh_print, &print_data);
562 }
563 }
564 #else
dwc2_qh_schedule_print(struct dwc2_hsotg * hsotg,struct dwc2_qh * qh)565 static inline void dwc2_qh_schedule_print(struct dwc2_hsotg *hsotg,
566 struct dwc2_qh *qh) {};
567 #endif
568
569 /**
570 * dwc2_ls_pmap_schedule() - Schedule a low speed QH
571 *
572 * @hsotg: The HCD state structure for the DWC OTG controller.
573 * @qh: QH for the periodic transfer.
574 * @search_slice: We'll start trying to schedule at the passed slice.
575 * Remember that slices are the units of the low speed
576 * schedule (think 25us or so).
577 *
578 * Wraps pmap_schedule() with the right parameters for low speed scheduling.
579 *
580 * Normally we schedule low speed devices on the map associated with the TT.
581 *
582 * Returns: 0 for success or an error code.
583 */
dwc2_ls_pmap_schedule(struct dwc2_hsotg * hsotg,struct dwc2_qh * qh,int search_slice)584 static int dwc2_ls_pmap_schedule(struct dwc2_hsotg *hsotg, struct dwc2_qh *qh,
585 int search_slice)
586 {
587 int slices = DIV_ROUND_UP(qh->device_us, DWC2_US_PER_SLICE);
588 unsigned long *map = dwc2_get_ls_map(hsotg, qh);
589 int slice;
590
591 if (!map)
592 return -EINVAL;
593
594 /*
595 * Schedule on the proper low speed map with our low speed scheduling
596 * parameters. Note that we use the "device_interval" here since
597 * we want the low speed interval and the only way we'd be in this
598 * function is if the device is low speed.
599 *
600 * If we happen to be doing low speed and high speed scheduling for the
601 * same transaction (AKA we have a split) we always do low speed first.
602 * That means we can always pass "false" for only_one_period (that
603 * parameters is only useful when we're trying to get one schedule to
604 * match what we already planned in the other schedule).
605 */
606 slice = pmap_schedule(map, DWC2_LS_PERIODIC_SLICES_PER_FRAME,
607 DWC2_LS_SCHEDULE_FRAMES, slices,
608 qh->device_interval, search_slice, false);
609
610 if (slice < 0)
611 return slice;
612
613 qh->ls_start_schedule_slice = slice;
614 return 0;
615 }
616
617 /**
618 * dwc2_ls_pmap_unschedule() - Undo work done by dwc2_ls_pmap_schedule()
619 *
620 * @hsotg: The HCD state structure for the DWC OTG controller.
621 * @qh: QH for the periodic transfer.
622 */
dwc2_ls_pmap_unschedule(struct dwc2_hsotg * hsotg,struct dwc2_qh * qh)623 static void dwc2_ls_pmap_unschedule(struct dwc2_hsotg *hsotg,
624 struct dwc2_qh *qh)
625 {
626 int slices = DIV_ROUND_UP(qh->device_us, DWC2_US_PER_SLICE);
627 unsigned long *map = dwc2_get_ls_map(hsotg, qh);
628
629 /* Schedule should have failed, so no worries about no error code */
630 if (!map)
631 return;
632
633 pmap_unschedule(map, DWC2_LS_PERIODIC_SLICES_PER_FRAME,
634 DWC2_LS_SCHEDULE_FRAMES, slices, qh->device_interval,
635 qh->ls_start_schedule_slice);
636 }
637
638 /**
639 * dwc2_hs_pmap_schedule - Schedule in the main high speed schedule
640 *
641 * This will schedule something on the main dwc2 schedule.
642 *
643 * We'll start looking in qh->hs_transfers[index].start_schedule_us. We'll
644 * update this with the result upon success. We also use the duration from
645 * the same structure.
646 *
647 * @hsotg: The HCD state structure for the DWC OTG controller.
648 * @qh: QH for the periodic transfer.
649 * @only_one_period: If true we will limit ourselves to just looking at
650 * one period (aka one 100us chunk). This is used if we have
651 * already scheduled something on the low speed schedule and
652 * need to find something that matches on the high speed one.
653 * @index: The index into qh->hs_transfers that we're working with.
654 *
655 * Returns: 0 for success or an error code. Upon success the
656 * dwc2_hs_transfer_time specified by "index" will be updated.
657 */
dwc2_hs_pmap_schedule(struct dwc2_hsotg * hsotg,struct dwc2_qh * qh,bool only_one_period,int index)658 static int dwc2_hs_pmap_schedule(struct dwc2_hsotg *hsotg, struct dwc2_qh *qh,
659 bool only_one_period, int index)
660 {
661 struct dwc2_hs_transfer_time *trans_time = qh->hs_transfers + index;
662 int us;
663
664 us = pmap_schedule(hsotg->hs_periodic_bitmap,
665 DWC2_HS_PERIODIC_US_PER_UFRAME,
666 DWC2_HS_SCHEDULE_UFRAMES, trans_time->duration_us,
667 qh->host_interval, trans_time->start_schedule_us,
668 only_one_period);
669
670 if (us < 0)
671 return us;
672
673 trans_time->start_schedule_us = us;
674 return 0;
675 }
676
677 /**
678 * dwc2_ls_pmap_unschedule() - Undo work done by dwc2_hs_pmap_schedule()
679 *
680 * @hsotg: The HCD state structure for the DWC OTG controller.
681 * @qh: QH for the periodic transfer.
682 * @index: Transfer index
683 */
dwc2_hs_pmap_unschedule(struct dwc2_hsotg * hsotg,struct dwc2_qh * qh,int index)684 static void dwc2_hs_pmap_unschedule(struct dwc2_hsotg *hsotg,
685 struct dwc2_qh *qh, int index)
686 {
687 struct dwc2_hs_transfer_time *trans_time = qh->hs_transfers + index;
688
689 pmap_unschedule(hsotg->hs_periodic_bitmap,
690 DWC2_HS_PERIODIC_US_PER_UFRAME,
691 DWC2_HS_SCHEDULE_UFRAMES, trans_time->duration_us,
692 qh->host_interval, trans_time->start_schedule_us);
693 }
694
695 /**
696 * dwc2_uframe_schedule_split - Schedule a QH for a periodic split xfer.
697 *
698 * This is the most complicated thing in USB. We have to find matching time
699 * in both the global high speed schedule for the port and the low speed
700 * schedule for the TT associated with the given device.
701 *
702 * Being here means that the host must be running in high speed mode and the
703 * device is in low or full speed mode (and behind a hub).
704 *
705 * @hsotg: The HCD state structure for the DWC OTG controller.
706 * @qh: QH for the periodic transfer.
707 */
dwc2_uframe_schedule_split(struct dwc2_hsotg * hsotg,struct dwc2_qh * qh)708 static int dwc2_uframe_schedule_split(struct dwc2_hsotg *hsotg,
709 struct dwc2_qh *qh)
710 {
711 int bytecount = qh->maxp_mult * qh->maxp;
712 int ls_search_slice;
713 int err = 0;
714 int host_interval_in_sched;
715
716 /*
717 * The interval (how often to repeat) in the actual host schedule.
718 * See pmap_schedule() for gcd() explanation.
719 */
720 host_interval_in_sched = gcd(qh->host_interval,
721 DWC2_HS_SCHEDULE_UFRAMES);
722
723 /*
724 * We always try to find space in the low speed schedule first, then
725 * try to find high speed time that matches. If we don't, we'll bump
726 * up the place we start searching in the low speed schedule and try
727 * again. To start we'll look right at the beginning of the low speed
728 * schedule.
729 *
730 * Note that this will tend to front-load the high speed schedule.
731 * We may eventually want to try to avoid this by either considering
732 * both schedules together or doing some sort of round robin.
733 *
734 * For isoc split out, start schedule at the 2 * DWC2_SLICES_PER_UFRAME
735 * to transfer SSPLIT-begin OUT transaction like EHCI controller.
736 */
737 if (qh->ep_type == USB_ENDPOINT_XFER_ISOC && !qh->ep_is_in)
738 ls_search_slice = 2 * DWC2_SLICES_PER_UFRAME;
739 else
740 ls_search_slice = 0;
741
742 while (ls_search_slice < DWC2_LS_SCHEDULE_SLICES) {
743 int start_s_uframe;
744 int ssplit_s_uframe;
745 int second_s_uframe;
746 int rel_uframe;
747 int first_count;
748 int middle_count;
749 int end_count;
750 int first_data_bytes;
751 int other_data_bytes;
752 int i;
753
754 if (qh->schedule_low_speed) {
755 err = dwc2_ls_pmap_schedule(hsotg, qh, ls_search_slice);
756
757 /*
758 * If we got an error here there's no other magic we
759 * can do, so bail. All the looping above is only
760 * helpful to redo things if we got a low speed slot
761 * and then couldn't find a matching high speed slot.
762 */
763 if (err)
764 return err;
765 } else {
766 /* Must be missing the tt structure? Why? */
767 WARN_ON_ONCE(1);
768 }
769
770 /*
771 * This will give us a number 0 - 7 if
772 * DWC2_LS_SCHEDULE_FRAMES == 1, or 0 - 15 if == 2, or ...
773 */
774 start_s_uframe = qh->ls_start_schedule_slice /
775 DWC2_SLICES_PER_UFRAME;
776
777 /* Get a number that's always 0 - 7 */
778 rel_uframe = (start_s_uframe % 8);
779
780 /*
781 * If we were going to start in uframe 7 then we would need to
782 * issue a start split in uframe 6, which spec says is not OK.
783 * Move on to the next full frame (assuming there is one).
784 *
785 * See 11.18.4 Host Split Transaction Scheduling Requirements
786 * bullet 1.
787 */
788 if (rel_uframe == 7) {
789 if (qh->schedule_low_speed)
790 dwc2_ls_pmap_unschedule(hsotg, qh);
791 ls_search_slice =
792 (qh->ls_start_schedule_slice /
793 DWC2_LS_PERIODIC_SLICES_PER_FRAME + 1) *
794 DWC2_LS_PERIODIC_SLICES_PER_FRAME;
795 continue;
796 }
797
798 /*
799 * For ISOC in:
800 * - start split (frame -1)
801 * - complete split w/ data (frame +1)
802 * - complete split w/ data (frame +2)
803 * - ...
804 * - complete split w/ data (frame +num_data_packets)
805 * - complete split w/ data (frame +num_data_packets+1)
806 * - complete split w/ data (frame +num_data_packets+2, max 8)
807 * ...though if frame was "0" then max is 7...
808 *
809 * For ISOC out we might need to do:
810 * - start split w/ data (frame -1)
811 * - start split w/ data (frame +0)
812 * - ...
813 * - start split w/ data (frame +num_data_packets-2)
814 *
815 * For INTERRUPT in we might need to do:
816 * - start split (frame -1)
817 * - complete split w/ data (frame +1)
818 * - complete split w/ data (frame +2)
819 * - complete split w/ data (frame +3, max 8)
820 *
821 * For INTERRUPT out we might need to do:
822 * - start split w/ data (frame -1)
823 * - complete split (frame +1)
824 * - complete split (frame +2)
825 * - complete split (frame +3, max 8)
826 *
827 * Start adjusting!
828 */
829 ssplit_s_uframe = (start_s_uframe +
830 host_interval_in_sched - 1) %
831 host_interval_in_sched;
832 if (qh->ep_type == USB_ENDPOINT_XFER_ISOC && !qh->ep_is_in)
833 second_s_uframe = start_s_uframe;
834 else
835 second_s_uframe = start_s_uframe + 1;
836
837 /* First data transfer might not be all 188 bytes. */
838 first_data_bytes = 188 -
839 DIV_ROUND_UP(188 * (qh->ls_start_schedule_slice %
840 DWC2_SLICES_PER_UFRAME),
841 DWC2_SLICES_PER_UFRAME);
842 if (first_data_bytes > bytecount)
843 first_data_bytes = bytecount;
844 other_data_bytes = bytecount - first_data_bytes;
845
846 /*
847 * For now, skip OUT xfers where first xfer is partial
848 *
849 * Main dwc2 code assumes:
850 * - INT transfers never get split in two.
851 * - ISOC transfers can always transfer 188 bytes the first
852 * time.
853 *
854 * Until that code is fixed, try again if the first transfer
855 * couldn't transfer everything.
856 *
857 * This code can be removed if/when the rest of dwc2 handles
858 * the above cases. Until it's fixed we just won't be able
859 * to schedule quite as tightly.
860 */
861 if (!qh->ep_is_in &&
862 (first_data_bytes != min_t(int, 188, bytecount))) {
863 dwc2_sch_dbg(hsotg,
864 "QH=%p avoiding broken 1st xfer (%d, %d)\n",
865 qh, first_data_bytes, bytecount);
866 if (qh->schedule_low_speed)
867 dwc2_ls_pmap_unschedule(hsotg, qh);
868 ls_search_slice = (start_s_uframe + 1) *
869 DWC2_SLICES_PER_UFRAME;
870 continue;
871 }
872
873 /* Start by assuming transfers for the bytes */
874 qh->num_hs_transfers = 1 + DIV_ROUND_UP(other_data_bytes, 188);
875
876 /*
877 * Everything except ISOC OUT has extra transfers. Rules are
878 * complicated. See 11.18.4 Host Split Transaction Scheduling
879 * Requirements bullet 3.
880 */
881 if (qh->ep_type == USB_ENDPOINT_XFER_INT) {
882 if (rel_uframe == 6)
883 qh->num_hs_transfers += 2;
884 else
885 qh->num_hs_transfers += 3;
886
887 if (qh->ep_is_in) {
888 /*
889 * First is start split, middle/end is data.
890 * Allocate full data bytes for all data.
891 */
892 first_count = 4;
893 middle_count = bytecount;
894 end_count = bytecount;
895 } else {
896 /*
897 * First is data, middle/end is complete.
898 * First transfer and second can have data.
899 * Rest should just have complete split.
900 */
901 first_count = first_data_bytes;
902 middle_count = max_t(int, 4, other_data_bytes);
903 end_count = 4;
904 }
905 } else {
906 if (qh->ep_is_in) {
907 int last;
908
909 /* Account for the start split */
910 qh->num_hs_transfers++;
911
912 /* Calculate "L" value from spec */
913 last = rel_uframe + qh->num_hs_transfers + 1;
914
915 /* Start with basic case */
916 if (last <= 6)
917 qh->num_hs_transfers += 2;
918 else
919 qh->num_hs_transfers += 1;
920
921 /* Adjust downwards */
922 if (last >= 6 && rel_uframe == 0)
923 qh->num_hs_transfers--;
924
925 /* 1st = start; rest can contain data */
926 first_count = 4;
927 middle_count = min_t(int, 188, bytecount);
928 end_count = middle_count;
929 } else {
930 /* All contain data, last might be smaller */
931 first_count = first_data_bytes;
932 middle_count = min_t(int, 188,
933 other_data_bytes);
934 end_count = other_data_bytes % 188;
935 }
936 }
937
938 /* Assign durations per uFrame */
939 qh->hs_transfers[0].duration_us = HS_USECS_ISO(first_count);
940 for (i = 1; i < qh->num_hs_transfers - 1; i++)
941 qh->hs_transfers[i].duration_us =
942 HS_USECS_ISO(middle_count);
943 if (qh->num_hs_transfers > 1)
944 qh->hs_transfers[qh->num_hs_transfers - 1].duration_us =
945 HS_USECS_ISO(end_count);
946
947 /*
948 * Assign start us. The call below to dwc2_hs_pmap_schedule()
949 * will start with these numbers but may adjust within the same
950 * microframe.
951 */
952 qh->hs_transfers[0].start_schedule_us =
953 ssplit_s_uframe * DWC2_HS_PERIODIC_US_PER_UFRAME;
954 for (i = 1; i < qh->num_hs_transfers; i++)
955 qh->hs_transfers[i].start_schedule_us =
956 ((second_s_uframe + i - 1) %
957 DWC2_HS_SCHEDULE_UFRAMES) *
958 DWC2_HS_PERIODIC_US_PER_UFRAME;
959
960 /* Try to schedule with filled in hs_transfers above */
961 for (i = 0; i < qh->num_hs_transfers; i++) {
962 err = dwc2_hs_pmap_schedule(hsotg, qh, true, i);
963 if (err)
964 break;
965 }
966
967 /* If we scheduled all w/out breaking out then we're all good */
968 if (i == qh->num_hs_transfers)
969 break;
970
971 for (; i >= 0; i--)
972 dwc2_hs_pmap_unschedule(hsotg, qh, i);
973
974 if (qh->schedule_low_speed)
975 dwc2_ls_pmap_unschedule(hsotg, qh);
976
977 /* Try again starting in the next microframe */
978 ls_search_slice = (start_s_uframe + 1) * DWC2_SLICES_PER_UFRAME;
979 }
980
981 if (ls_search_slice >= DWC2_LS_SCHEDULE_SLICES)
982 return -ENOSPC;
983
984 return 0;
985 }
986
987 /**
988 * dwc2_uframe_schedule_hs - Schedule a QH for a periodic high speed xfer.
989 *
990 * Basically this just wraps dwc2_hs_pmap_schedule() to provide a clean
991 * interface.
992 *
993 * @hsotg: The HCD state structure for the DWC OTG controller.
994 * @qh: QH for the periodic transfer.
995 */
dwc2_uframe_schedule_hs(struct dwc2_hsotg * hsotg,struct dwc2_qh * qh)996 static int dwc2_uframe_schedule_hs(struct dwc2_hsotg *hsotg, struct dwc2_qh *qh)
997 {
998 /* In non-split host and device time are the same */
999 WARN_ON(qh->host_us != qh->device_us);
1000 WARN_ON(qh->host_interval != qh->device_interval);
1001 WARN_ON(qh->num_hs_transfers != 1);
1002
1003 /* We'll have one transfer; init start to 0 before calling scheduler */
1004 qh->hs_transfers[0].start_schedule_us = 0;
1005 qh->hs_transfers[0].duration_us = qh->host_us;
1006
1007 return dwc2_hs_pmap_schedule(hsotg, qh, false, 0);
1008 }
1009
1010 /**
1011 * dwc2_uframe_schedule_ls - Schedule a QH for a periodic low/full speed xfer.
1012 *
1013 * Basically this just wraps dwc2_ls_pmap_schedule() to provide a clean
1014 * interface.
1015 *
1016 * @hsotg: The HCD state structure for the DWC OTG controller.
1017 * @qh: QH for the periodic transfer.
1018 */
dwc2_uframe_schedule_ls(struct dwc2_hsotg * hsotg,struct dwc2_qh * qh)1019 static int dwc2_uframe_schedule_ls(struct dwc2_hsotg *hsotg, struct dwc2_qh *qh)
1020 {
1021 /* In non-split host and device time are the same */
1022 WARN_ON(qh->host_us != qh->device_us);
1023 WARN_ON(qh->host_interval != qh->device_interval);
1024 WARN_ON(!qh->schedule_low_speed);
1025
1026 /* Run on the main low speed schedule (no split = no hub = no TT) */
1027 return dwc2_ls_pmap_schedule(hsotg, qh, 0);
1028 }
1029
1030 /**
1031 * dwc2_uframe_schedule - Schedule a QH for a periodic xfer.
1032 *
1033 * Calls one of the 3 sub-function depending on what type of transfer this QH
1034 * is for. Also adds some printing.
1035 *
1036 * @hsotg: The HCD state structure for the DWC OTG controller.
1037 * @qh: QH for the periodic transfer.
1038 */
dwc2_uframe_schedule(struct dwc2_hsotg * hsotg,struct dwc2_qh * qh)1039 static int dwc2_uframe_schedule(struct dwc2_hsotg *hsotg, struct dwc2_qh *qh)
1040 {
1041 int ret;
1042
1043 if (qh->dev_speed == USB_SPEED_HIGH)
1044 ret = dwc2_uframe_schedule_hs(hsotg, qh);
1045 else if (!qh->do_split)
1046 ret = dwc2_uframe_schedule_ls(hsotg, qh);
1047 else
1048 ret = dwc2_uframe_schedule_split(hsotg, qh);
1049
1050 if (ret)
1051 dwc2_sch_dbg(hsotg, "QH=%p Failed to schedule %d\n", qh, ret);
1052 else
1053 dwc2_qh_schedule_print(hsotg, qh);
1054
1055 return ret;
1056 }
1057
1058 /**
1059 * dwc2_uframe_unschedule - Undoes dwc2_uframe_schedule().
1060 *
1061 * @hsotg: The HCD state structure for the DWC OTG controller.
1062 * @qh: QH for the periodic transfer.
1063 */
dwc2_uframe_unschedule(struct dwc2_hsotg * hsotg,struct dwc2_qh * qh)1064 static void dwc2_uframe_unschedule(struct dwc2_hsotg *hsotg, struct dwc2_qh *qh)
1065 {
1066 int i;
1067
1068 for (i = 0; i < qh->num_hs_transfers; i++)
1069 dwc2_hs_pmap_unschedule(hsotg, qh, i);
1070
1071 if (qh->schedule_low_speed)
1072 dwc2_ls_pmap_unschedule(hsotg, qh);
1073
1074 dwc2_sch_dbg(hsotg, "QH=%p Unscheduled\n", qh);
1075 }
1076
1077 /**
1078 * dwc2_pick_first_frame() - Choose 1st frame for qh that's already scheduled
1079 *
1080 * Takes a qh that has already been scheduled (which means we know we have the
1081 * bandwdith reserved for us) and set the next_active_frame and the
1082 * start_active_frame.
1083 *
1084 * This is expected to be called on qh's that weren't previously actively
1085 * running. It just picks the next frame that we can fit into without any
1086 * thought about the past.
1087 *
1088 * @hsotg: The HCD state structure for the DWC OTG controller
1089 * @qh: QH for a periodic endpoint
1090 *
1091 */
dwc2_pick_first_frame(struct dwc2_hsotg * hsotg,struct dwc2_qh * qh)1092 static void dwc2_pick_first_frame(struct dwc2_hsotg *hsotg, struct dwc2_qh *qh)
1093 {
1094 u16 frame_number;
1095 u16 earliest_frame;
1096 u16 next_active_frame;
1097 u16 relative_frame;
1098 u16 interval;
1099
1100 /*
1101 * Use the real frame number rather than the cached value as of the
1102 * last SOF to give us a little extra slop.
1103 */
1104 frame_number = dwc2_hcd_get_frame_number(hsotg);
1105
1106 /*
1107 * We wouldn't want to start any earlier than the next frame just in
1108 * case the frame number ticks as we're doing this calculation.
1109 *
1110 * NOTE: if we could quantify how long till we actually get scheduled
1111 * we might be able to avoid the "+ 1" by looking at the upper part of
1112 * HFNUM (the FRREM field). For now we'll just use the + 1 though.
1113 */
1114 earliest_frame = dwc2_frame_num_inc(frame_number, 1);
1115 next_active_frame = earliest_frame;
1116
1117 /* Get the "no microframe schduler" out of the way... */
1118 if (!hsotg->params.uframe_sched) {
1119 if (qh->do_split)
1120 /* Splits are active at microframe 0 minus 1 */
1121 next_active_frame |= 0x7;
1122 goto exit;
1123 }
1124
1125 if (qh->dev_speed == USB_SPEED_HIGH || qh->do_split) {
1126 /*
1127 * We're either at high speed or we're doing a split (which
1128 * means we're talking high speed to a hub). In any case
1129 * the first frame should be based on when the first scheduled
1130 * event is.
1131 */
1132 WARN_ON(qh->num_hs_transfers < 1);
1133
1134 relative_frame = qh->hs_transfers[0].start_schedule_us /
1135 DWC2_HS_PERIODIC_US_PER_UFRAME;
1136
1137 /* Adjust interval as per high speed schedule */
1138 interval = gcd(qh->host_interval, DWC2_HS_SCHEDULE_UFRAMES);
1139
1140 } else {
1141 /*
1142 * Low or full speed directly on dwc2. Just about the same
1143 * as high speed but on a different schedule and with slightly
1144 * different adjustments. Note that this works because when
1145 * the host and device are both low speed then frames in the
1146 * controller tick at low speed.
1147 */
1148 relative_frame = qh->ls_start_schedule_slice /
1149 DWC2_LS_PERIODIC_SLICES_PER_FRAME;
1150 interval = gcd(qh->host_interval, DWC2_LS_SCHEDULE_FRAMES);
1151 }
1152
1153 /* Scheduler messed up if frame is past interval */
1154 WARN_ON(relative_frame >= interval);
1155
1156 /*
1157 * We know interval must divide (HFNUM_MAX_FRNUM + 1) now that we've
1158 * done the gcd(), so it's safe to move to the beginning of the current
1159 * interval like this.
1160 *
1161 * After this we might be before earliest_frame, but don't worry,
1162 * we'll fix it...
1163 */
1164 next_active_frame = (next_active_frame / interval) * interval;
1165
1166 /*
1167 * Actually choose to start at the frame number we've been
1168 * scheduled for.
1169 */
1170 next_active_frame = dwc2_frame_num_inc(next_active_frame,
1171 relative_frame);
1172
1173 /*
1174 * We actually need 1 frame before since the next_active_frame is
1175 * the frame number we'll be put on the ready list and we won't be on
1176 * the bus until 1 frame later.
1177 */
1178 next_active_frame = dwc2_frame_num_dec(next_active_frame, 1);
1179
1180 /*
1181 * By now we might actually be before the earliest_frame. Let's move
1182 * up intervals until we're not.
1183 */
1184 while (dwc2_frame_num_gt(earliest_frame, next_active_frame))
1185 next_active_frame = dwc2_frame_num_inc(next_active_frame,
1186 interval);
1187
1188 exit:
1189 qh->next_active_frame = next_active_frame;
1190 qh->start_active_frame = next_active_frame;
1191
1192 dwc2_sch_vdbg(hsotg, "QH=%p First fn=%04x nxt=%04x\n",
1193 qh, frame_number, qh->next_active_frame);
1194 }
1195
1196 /**
1197 * dwc2_do_reserve() - Make a periodic reservation
1198 *
1199 * Try to allocate space in the periodic schedule. Depending on parameters
1200 * this might use the microframe scheduler or the dumb scheduler.
1201 *
1202 * @hsotg: The HCD state structure for the DWC OTG controller
1203 * @qh: QH for the periodic transfer.
1204 *
1205 * Returns: 0 upon success; error upon failure.
1206 */
dwc2_do_reserve(struct dwc2_hsotg * hsotg,struct dwc2_qh * qh)1207 static int dwc2_do_reserve(struct dwc2_hsotg *hsotg, struct dwc2_qh *qh)
1208 {
1209 int status;
1210
1211 if (hsotg->params.uframe_sched) {
1212 status = dwc2_uframe_schedule(hsotg, qh);
1213 } else {
1214 status = dwc2_periodic_channel_available(hsotg);
1215 if (status) {
1216 dev_info(hsotg->dev,
1217 "%s: No host channel available for periodic transfer\n",
1218 __func__);
1219 return status;
1220 }
1221
1222 status = dwc2_check_periodic_bandwidth(hsotg, qh);
1223 }
1224
1225 if (status) {
1226 dev_dbg(hsotg->dev,
1227 "%s: Insufficient periodic bandwidth for periodic transfer\n",
1228 __func__);
1229 return status;
1230 }
1231
1232 if (!hsotg->params.uframe_sched)
1233 /* Reserve periodic channel */
1234 hsotg->periodic_channels++;
1235
1236 /* Update claimed usecs per (micro)frame */
1237 hsotg->periodic_usecs += qh->host_us;
1238
1239 dwc2_pick_first_frame(hsotg, qh);
1240
1241 return 0;
1242 }
1243
1244 /**
1245 * dwc2_do_unreserve() - Actually release the periodic reservation
1246 *
1247 * This function actually releases the periodic bandwidth that was reserved
1248 * by the given qh.
1249 *
1250 * @hsotg: The HCD state structure for the DWC OTG controller
1251 * @qh: QH for the periodic transfer.
1252 */
dwc2_do_unreserve(struct dwc2_hsotg * hsotg,struct dwc2_qh * qh)1253 static void dwc2_do_unreserve(struct dwc2_hsotg *hsotg, struct dwc2_qh *qh)
1254 {
1255 assert_spin_locked(&hsotg->lock);
1256
1257 WARN_ON(!qh->unreserve_pending);
1258
1259 /* No more unreserve pending--we're doing it */
1260 qh->unreserve_pending = false;
1261
1262 if (WARN_ON(!list_empty(&qh->qh_list_entry)))
1263 list_del_init(&qh->qh_list_entry);
1264
1265 /* Update claimed usecs per (micro)frame */
1266 hsotg->periodic_usecs -= qh->host_us;
1267
1268 if (hsotg->params.uframe_sched) {
1269 dwc2_uframe_unschedule(hsotg, qh);
1270 } else {
1271 /* Release periodic channel reservation */
1272 hsotg->periodic_channels--;
1273 }
1274 }
1275
1276 /**
1277 * dwc2_unreserve_timer_fn() - Timer function to release periodic reservation
1278 *
1279 * According to the kernel doc for usb_submit_urb() (specifically the part about
1280 * "Reserved Bandwidth Transfers"), we need to keep a reservation active as
1281 * long as a device driver keeps submitting. Since we're using HCD_BH to give
1282 * back the URB we need to give the driver a little bit of time before we
1283 * release the reservation. This worker is called after the appropriate
1284 * delay.
1285 *
1286 * @t: Address to a qh unreserve_work.
1287 */
dwc2_unreserve_timer_fn(struct timer_list * t)1288 static void dwc2_unreserve_timer_fn(struct timer_list *t)
1289 {
1290 struct dwc2_qh *qh = from_timer(qh, t, unreserve_timer);
1291 struct dwc2_hsotg *hsotg = qh->hsotg;
1292 unsigned long flags;
1293
1294 /*
1295 * Wait for the lock, or for us to be scheduled again. We
1296 * could be scheduled again if:
1297 * - We started executing but didn't get the lock yet.
1298 * - A new reservation came in, but cancel didn't take effect
1299 * because we already started executing.
1300 * - The timer has been kicked again.
1301 * In that case cancel and wait for the next call.
1302 */
1303 while (!spin_trylock_irqsave(&hsotg->lock, flags)) {
1304 if (timer_pending(&qh->unreserve_timer))
1305 return;
1306 }
1307
1308 /*
1309 * Might be no more unreserve pending if:
1310 * - We started executing but didn't get the lock yet.
1311 * - A new reservation came in, but cancel didn't take effect
1312 * because we already started executing.
1313 *
1314 * We can't put this in the loop above because unreserve_pending needs
1315 * to be accessed under lock, so we can only check it once we got the
1316 * lock.
1317 */
1318 if (qh->unreserve_pending)
1319 dwc2_do_unreserve(hsotg, qh);
1320
1321 spin_unlock_irqrestore(&hsotg->lock, flags);
1322 }
1323
1324 /**
1325 * dwc2_check_max_xfer_size() - Checks that the max transfer size allowed in a
1326 * host channel is large enough to handle the maximum data transfer in a single
1327 * (micro)frame for a periodic transfer
1328 *
1329 * @hsotg: The HCD state structure for the DWC OTG controller
1330 * @qh: QH for a periodic endpoint
1331 *
1332 * Return: 0 if successful, negative error code otherwise
1333 */
dwc2_check_max_xfer_size(struct dwc2_hsotg * hsotg,struct dwc2_qh * qh)1334 static int dwc2_check_max_xfer_size(struct dwc2_hsotg *hsotg,
1335 struct dwc2_qh *qh)
1336 {
1337 u32 max_xfer_size;
1338 u32 max_channel_xfer_size;
1339 int status = 0;
1340
1341 max_xfer_size = qh->maxp * qh->maxp_mult;
1342 max_channel_xfer_size = hsotg->params.max_transfer_size;
1343
1344 if (max_xfer_size > max_channel_xfer_size) {
1345 dev_err(hsotg->dev,
1346 "%s: Periodic xfer length %d > max xfer length for channel %d\n",
1347 __func__, max_xfer_size, max_channel_xfer_size);
1348 status = -ENOSPC;
1349 }
1350
1351 return status;
1352 }
1353
1354 /**
1355 * dwc2_schedule_periodic() - Schedules an interrupt or isochronous transfer in
1356 * the periodic schedule
1357 *
1358 * @hsotg: The HCD state structure for the DWC OTG controller
1359 * @qh: QH for the periodic transfer. The QH should already contain the
1360 * scheduling information.
1361 *
1362 * Return: 0 if successful, negative error code otherwise
1363 */
dwc2_schedule_periodic(struct dwc2_hsotg * hsotg,struct dwc2_qh * qh)1364 static int dwc2_schedule_periodic(struct dwc2_hsotg *hsotg, struct dwc2_qh *qh)
1365 {
1366 int status;
1367
1368 status = dwc2_check_max_xfer_size(hsotg, qh);
1369 if (status) {
1370 dev_dbg(hsotg->dev,
1371 "%s: Channel max transfer size too small for periodic transfer\n",
1372 __func__);
1373 return status;
1374 }
1375
1376 /* Cancel pending unreserve; if canceled OK, unreserve was pending */
1377 if (del_timer(&qh->unreserve_timer))
1378 WARN_ON(!qh->unreserve_pending);
1379
1380 /*
1381 * Only need to reserve if there's not an unreserve pending, since if an
1382 * unreserve is pending then by definition our old reservation is still
1383 * valid. Unreserve might still be pending even if we didn't cancel if
1384 * dwc2_unreserve_timer_fn() already started. Code in the timer handles
1385 * that case.
1386 */
1387 if (!qh->unreserve_pending) {
1388 status = dwc2_do_reserve(hsotg, qh);
1389 if (status)
1390 return status;
1391 } else {
1392 /*
1393 * It might have been a while, so make sure that frame_number
1394 * is still good. Note: we could also try to use the similar
1395 * dwc2_next_periodic_start() but that schedules much more
1396 * tightly and we might need to hurry and queue things up.
1397 */
1398 if (dwc2_frame_num_le(qh->next_active_frame,
1399 hsotg->frame_number))
1400 dwc2_pick_first_frame(hsotg, qh);
1401 }
1402
1403 qh->unreserve_pending = 0;
1404
1405 if (hsotg->params.dma_desc_enable)
1406 /* Don't rely on SOF and start in ready schedule */
1407 list_add_tail(&qh->qh_list_entry, &hsotg->periodic_sched_ready);
1408 else
1409 /* Always start in inactive schedule */
1410 list_add_tail(&qh->qh_list_entry,
1411 &hsotg->periodic_sched_inactive);
1412
1413 return 0;
1414 }
1415
1416 /**
1417 * dwc2_deschedule_periodic() - Removes an interrupt or isochronous transfer
1418 * from the periodic schedule
1419 *
1420 * @hsotg: The HCD state structure for the DWC OTG controller
1421 * @qh: QH for the periodic transfer
1422 */
dwc2_deschedule_periodic(struct dwc2_hsotg * hsotg,struct dwc2_qh * qh)1423 static void dwc2_deschedule_periodic(struct dwc2_hsotg *hsotg,
1424 struct dwc2_qh *qh)
1425 {
1426 bool did_modify;
1427
1428 assert_spin_locked(&hsotg->lock);
1429
1430 /*
1431 * Schedule the unreserve to happen in a little bit. Cases here:
1432 * - Unreserve worker might be sitting there waiting to grab the lock.
1433 * In this case it will notice it's been schedule again and will
1434 * quit.
1435 * - Unreserve worker might not be scheduled.
1436 *
1437 * We should never already be scheduled since dwc2_schedule_periodic()
1438 * should have canceled the scheduled unreserve timer (hence the
1439 * warning on did_modify).
1440 *
1441 * We add + 1 to the timer to guarantee that at least 1 jiffy has
1442 * passed (otherwise if the jiffy counter might tick right after we
1443 * read it and we'll get no delay).
1444 */
1445 did_modify = mod_timer(&qh->unreserve_timer,
1446 jiffies + DWC2_UNRESERVE_DELAY + 1);
1447 WARN_ON(did_modify);
1448 qh->unreserve_pending = 1;
1449
1450 list_del_init(&qh->qh_list_entry);
1451 }
1452
1453 /**
1454 * dwc2_wait_timer_fn() - Timer function to re-queue after waiting
1455 *
1456 * As per the spec, a NAK indicates that "a function is temporarily unable to
1457 * transmit or receive data, but will eventually be able to do so without need
1458 * of host intervention".
1459 *
1460 * That means that when we encounter a NAK we're supposed to retry.
1461 *
1462 * ...but if we retry right away (from the interrupt handler that saw the NAK)
1463 * then we can end up with an interrupt storm (if the other side keeps NAKing
1464 * us) because on slow enough CPUs it could take us longer to get out of the
1465 * interrupt routine than it takes for the device to send another NAK. That
1466 * leads to a constant stream of NAK interrupts and the CPU locks.
1467 *
1468 * ...so instead of retrying right away in the case of a NAK we'll set a timer
1469 * to retry some time later. This function handles that timer and moves the
1470 * qh back to the "inactive" list, then queues transactions.
1471 *
1472 * @t: Pointer to wait_timer in a qh.
1473 *
1474 * Return: HRTIMER_NORESTART to not automatically restart this timer.
1475 */
dwc2_wait_timer_fn(struct hrtimer * t)1476 static enum hrtimer_restart dwc2_wait_timer_fn(struct hrtimer *t)
1477 {
1478 struct dwc2_qh *qh = container_of(t, struct dwc2_qh, wait_timer);
1479 struct dwc2_hsotg *hsotg = qh->hsotg;
1480 unsigned long flags;
1481
1482 spin_lock_irqsave(&hsotg->lock, flags);
1483
1484 /*
1485 * We'll set wait_timer_cancel to true if we want to cancel this
1486 * operation in dwc2_hcd_qh_unlink().
1487 */
1488 if (!qh->wait_timer_cancel) {
1489 enum dwc2_transaction_type tr_type;
1490
1491 qh->want_wait = false;
1492
1493 list_move(&qh->qh_list_entry,
1494 &hsotg->non_periodic_sched_inactive);
1495
1496 tr_type = dwc2_hcd_select_transactions(hsotg);
1497 if (tr_type != DWC2_TRANSACTION_NONE)
1498 dwc2_hcd_queue_transactions(hsotg, tr_type);
1499 }
1500
1501 spin_unlock_irqrestore(&hsotg->lock, flags);
1502 return HRTIMER_NORESTART;
1503 }
1504
1505 /**
1506 * dwc2_qh_init() - Initializes a QH structure
1507 *
1508 * @hsotg: The HCD state structure for the DWC OTG controller
1509 * @qh: The QH to init
1510 * @urb: Holds the information about the device/endpoint needed to initialize
1511 * the QH
1512 * @mem_flags: Flags for allocating memory.
1513 */
dwc2_qh_init(struct dwc2_hsotg * hsotg,struct dwc2_qh * qh,struct dwc2_hcd_urb * urb,gfp_t mem_flags)1514 static void dwc2_qh_init(struct dwc2_hsotg *hsotg, struct dwc2_qh *qh,
1515 struct dwc2_hcd_urb *urb, gfp_t mem_flags)
1516 {
1517 int dev_speed = dwc2_host_get_speed(hsotg, urb->priv);
1518 u8 ep_type = dwc2_hcd_get_pipe_type(&urb->pipe_info);
1519 bool ep_is_in = !!dwc2_hcd_is_pipe_in(&urb->pipe_info);
1520 bool ep_is_isoc = (ep_type == USB_ENDPOINT_XFER_ISOC);
1521 bool ep_is_int = (ep_type == USB_ENDPOINT_XFER_INT);
1522 u32 hprt = dwc2_readl(hsotg, HPRT0);
1523 u32 prtspd = (hprt & HPRT0_SPD_MASK) >> HPRT0_SPD_SHIFT;
1524 bool do_split = (prtspd == HPRT0_SPD_HIGH_SPEED &&
1525 dev_speed != USB_SPEED_HIGH);
1526 int maxp = dwc2_hcd_get_maxp(&urb->pipe_info);
1527 int maxp_mult = dwc2_hcd_get_maxp_mult(&urb->pipe_info);
1528 int bytecount = maxp_mult * maxp;
1529 char *speed, *type;
1530
1531 /* Initialize QH */
1532 qh->hsotg = hsotg;
1533 timer_setup(&qh->unreserve_timer, dwc2_unreserve_timer_fn, 0);
1534 hrtimer_init(&qh->wait_timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
1535 qh->wait_timer.function = &dwc2_wait_timer_fn;
1536 qh->ep_type = ep_type;
1537 qh->ep_is_in = ep_is_in;
1538
1539 qh->data_toggle = DWC2_HC_PID_DATA0;
1540 qh->maxp = maxp;
1541 qh->maxp_mult = maxp_mult;
1542 INIT_LIST_HEAD(&qh->qtd_list);
1543 INIT_LIST_HEAD(&qh->qh_list_entry);
1544
1545 qh->do_split = do_split;
1546 qh->dev_speed = dev_speed;
1547
1548 if (ep_is_int || ep_is_isoc) {
1549 /* Compute scheduling parameters once and save them */
1550 int host_speed = do_split ? USB_SPEED_HIGH : dev_speed;
1551 struct dwc2_tt *dwc_tt = dwc2_host_get_tt_info(hsotg, urb->priv,
1552 mem_flags,
1553 &qh->ttport);
1554 int device_ns;
1555
1556 qh->dwc_tt = dwc_tt;
1557
1558 qh->host_us = NS_TO_US(usb_calc_bus_time(host_speed, ep_is_in,
1559 ep_is_isoc, bytecount));
1560 device_ns = usb_calc_bus_time(dev_speed, ep_is_in,
1561 ep_is_isoc, bytecount);
1562
1563 if (do_split && dwc_tt)
1564 device_ns += dwc_tt->usb_tt->think_time;
1565 qh->device_us = NS_TO_US(device_ns);
1566
1567 qh->device_interval = urb->interval;
1568 qh->host_interval = urb->interval * (do_split ? 8 : 1);
1569
1570 /*
1571 * Schedule low speed if we're running the host in low or
1572 * full speed OR if we've got a "TT" to deal with to access this
1573 * device.
1574 */
1575 qh->schedule_low_speed = prtspd != HPRT0_SPD_HIGH_SPEED ||
1576 dwc_tt;
1577
1578 if (do_split) {
1579 /* We won't know num transfers until we schedule */
1580 qh->num_hs_transfers = -1;
1581 } else if (dev_speed == USB_SPEED_HIGH) {
1582 qh->num_hs_transfers = 1;
1583 } else {
1584 qh->num_hs_transfers = 0;
1585 }
1586
1587 /* We'll schedule later when we have something to do */
1588 }
1589
1590 switch (dev_speed) {
1591 case USB_SPEED_LOW:
1592 speed = "low";
1593 break;
1594 case USB_SPEED_FULL:
1595 speed = "full";
1596 break;
1597 case USB_SPEED_HIGH:
1598 speed = "high";
1599 break;
1600 default:
1601 speed = "?";
1602 break;
1603 }
1604
1605 switch (qh->ep_type) {
1606 case USB_ENDPOINT_XFER_ISOC:
1607 type = "isochronous";
1608 break;
1609 case USB_ENDPOINT_XFER_INT:
1610 type = "interrupt";
1611 break;
1612 case USB_ENDPOINT_XFER_CONTROL:
1613 type = "control";
1614 break;
1615 case USB_ENDPOINT_XFER_BULK:
1616 type = "bulk";
1617 break;
1618 default:
1619 type = "?";
1620 break;
1621 }
1622
1623 dwc2_sch_dbg(hsotg, "QH=%p Init %s, %s speed, %d bytes:\n", qh, type,
1624 speed, bytecount);
1625 dwc2_sch_dbg(hsotg, "QH=%p ...addr=%d, ep=%d, %s\n", qh,
1626 dwc2_hcd_get_dev_addr(&urb->pipe_info),
1627 dwc2_hcd_get_ep_num(&urb->pipe_info),
1628 ep_is_in ? "IN" : "OUT");
1629 if (ep_is_int || ep_is_isoc) {
1630 dwc2_sch_dbg(hsotg,
1631 "QH=%p ...duration: host=%d us, device=%d us\n",
1632 qh, qh->host_us, qh->device_us);
1633 dwc2_sch_dbg(hsotg, "QH=%p ...interval: host=%d, device=%d\n",
1634 qh, qh->host_interval, qh->device_interval);
1635 if (qh->schedule_low_speed)
1636 dwc2_sch_dbg(hsotg, "QH=%p ...low speed schedule=%p\n",
1637 qh, dwc2_get_ls_map(hsotg, qh));
1638 }
1639 }
1640
1641 /**
1642 * dwc2_hcd_qh_create() - Allocates and initializes a QH
1643 *
1644 * @hsotg: The HCD state structure for the DWC OTG controller
1645 * @urb: Holds the information about the device/endpoint needed
1646 * to initialize the QH
1647 * @mem_flags: Flags for allocating memory.
1648 *
1649 * Return: Pointer to the newly allocated QH, or NULL on error
1650 */
dwc2_hcd_qh_create(struct dwc2_hsotg * hsotg,struct dwc2_hcd_urb * urb,gfp_t mem_flags)1651 struct dwc2_qh *dwc2_hcd_qh_create(struct dwc2_hsotg *hsotg,
1652 struct dwc2_hcd_urb *urb,
1653 gfp_t mem_flags)
1654 {
1655 struct dwc2_qh *qh;
1656
1657 if (!urb->priv)
1658 return NULL;
1659
1660 /* Allocate memory */
1661 qh = kzalloc(sizeof(*qh), mem_flags);
1662 if (!qh)
1663 return NULL;
1664
1665 dwc2_qh_init(hsotg, qh, urb, mem_flags);
1666
1667 if (hsotg->params.dma_desc_enable &&
1668 dwc2_hcd_qh_init_ddma(hsotg, qh, mem_flags) < 0) {
1669 dwc2_hcd_qh_free(hsotg, qh);
1670 return NULL;
1671 }
1672
1673 return qh;
1674 }
1675
1676 /**
1677 * dwc2_hcd_qh_free() - Frees the QH
1678 *
1679 * @hsotg: HCD instance
1680 * @qh: The QH to free
1681 *
1682 * QH should already be removed from the list. QTD list should already be empty
1683 * if called from URB Dequeue.
1684 *
1685 * Must NOT be called with interrupt disabled or spinlock held
1686 */
dwc2_hcd_qh_free(struct dwc2_hsotg * hsotg,struct dwc2_qh * qh)1687 void dwc2_hcd_qh_free(struct dwc2_hsotg *hsotg, struct dwc2_qh *qh)
1688 {
1689 /* Make sure any unreserve work is finished. */
1690 if (del_timer_sync(&qh->unreserve_timer)) {
1691 unsigned long flags;
1692
1693 spin_lock_irqsave(&hsotg->lock, flags);
1694 dwc2_do_unreserve(hsotg, qh);
1695 spin_unlock_irqrestore(&hsotg->lock, flags);
1696 }
1697
1698 /*
1699 * We don't have the lock so we can safely wait until the wait timer
1700 * finishes. Of course, at this point in time we'd better have set
1701 * wait_timer_active to false so if this timer was still pending it
1702 * won't do anything anyway, but we want it to finish before we free
1703 * memory.
1704 */
1705 hrtimer_cancel(&qh->wait_timer);
1706
1707 dwc2_host_put_tt_info(hsotg, qh->dwc_tt);
1708
1709 if (qh->desc_list)
1710 dwc2_hcd_qh_free_ddma(hsotg, qh);
1711 else if (hsotg->unaligned_cache && qh->dw_align_buf)
1712 kmem_cache_free(hsotg->unaligned_cache, qh->dw_align_buf);
1713
1714 kfree(qh);
1715 }
1716
1717 /**
1718 * dwc2_hcd_qh_add() - Adds a QH to either the non periodic or periodic
1719 * schedule if it is not already in the schedule. If the QH is already in
1720 * the schedule, no action is taken.
1721 *
1722 * @hsotg: The HCD state structure for the DWC OTG controller
1723 * @qh: The QH to add
1724 *
1725 * Return: 0 if successful, negative error code otherwise
1726 */
dwc2_hcd_qh_add(struct dwc2_hsotg * hsotg,struct dwc2_qh * qh)1727 int dwc2_hcd_qh_add(struct dwc2_hsotg *hsotg, struct dwc2_qh *qh)
1728 {
1729 int status;
1730 u32 intr_mask;
1731 ktime_t delay;
1732
1733 if (dbg_qh(qh))
1734 dev_vdbg(hsotg->dev, "%s()\n", __func__);
1735
1736 if (!list_empty(&qh->qh_list_entry))
1737 /* QH already in a schedule */
1738 return 0;
1739
1740 /* Add the new QH to the appropriate schedule */
1741 if (dwc2_qh_is_non_per(qh)) {
1742 /* Schedule right away */
1743 qh->start_active_frame = hsotg->frame_number;
1744 qh->next_active_frame = qh->start_active_frame;
1745
1746 if (qh->want_wait) {
1747 list_add_tail(&qh->qh_list_entry,
1748 &hsotg->non_periodic_sched_waiting);
1749 qh->wait_timer_cancel = false;
1750 delay = ktime_set(0, DWC2_RETRY_WAIT_DELAY);
1751 hrtimer_start(&qh->wait_timer, delay, HRTIMER_MODE_REL);
1752 } else {
1753 list_add_tail(&qh->qh_list_entry,
1754 &hsotg->non_periodic_sched_inactive);
1755 }
1756 return 0;
1757 }
1758
1759 status = dwc2_schedule_periodic(hsotg, qh);
1760 if (status)
1761 return status;
1762 if (!hsotg->periodic_qh_count) {
1763 intr_mask = dwc2_readl(hsotg, GINTMSK);
1764 intr_mask |= GINTSTS_SOF;
1765 dwc2_writel(hsotg, intr_mask, GINTMSK);
1766 }
1767 hsotg->periodic_qh_count++;
1768
1769 return 0;
1770 }
1771
1772 /**
1773 * dwc2_hcd_qh_unlink() - Removes a QH from either the non-periodic or periodic
1774 * schedule. Memory is not freed.
1775 *
1776 * @hsotg: The HCD state structure
1777 * @qh: QH to remove from schedule
1778 */
dwc2_hcd_qh_unlink(struct dwc2_hsotg * hsotg,struct dwc2_qh * qh)1779 void dwc2_hcd_qh_unlink(struct dwc2_hsotg *hsotg, struct dwc2_qh *qh)
1780 {
1781 u32 intr_mask;
1782
1783 dev_vdbg(hsotg->dev, "%s()\n", __func__);
1784
1785 /* If the wait_timer is pending, this will stop it from acting */
1786 qh->wait_timer_cancel = true;
1787
1788 if (list_empty(&qh->qh_list_entry))
1789 /* QH is not in a schedule */
1790 return;
1791
1792 if (dwc2_qh_is_non_per(qh)) {
1793 if (hsotg->non_periodic_qh_ptr == &qh->qh_list_entry)
1794 hsotg->non_periodic_qh_ptr =
1795 hsotg->non_periodic_qh_ptr->next;
1796 list_del_init(&qh->qh_list_entry);
1797 return;
1798 }
1799
1800 dwc2_deschedule_periodic(hsotg, qh);
1801 hsotg->periodic_qh_count--;
1802 if (!hsotg->periodic_qh_count &&
1803 !hsotg->params.dma_desc_enable) {
1804 intr_mask = dwc2_readl(hsotg, GINTMSK);
1805 intr_mask &= ~GINTSTS_SOF;
1806 dwc2_writel(hsotg, intr_mask, GINTMSK);
1807 }
1808 }
1809
1810 /**
1811 * dwc2_next_for_periodic_split() - Set next_active_frame midway thru a split.
1812 *
1813 * This is called for setting next_active_frame for periodic splits for all but
1814 * the first packet of the split. Confusing? I thought so...
1815 *
1816 * Periodic splits are single low/full speed transfers that we end up splitting
1817 * up into several high speed transfers. They always fit into one full (1 ms)
1818 * frame but might be split over several microframes (125 us each). We to put
1819 * each of the parts on a very specific high speed frame.
1820 *
1821 * This function figures out where the next active uFrame needs to be.
1822 *
1823 * @hsotg: The HCD state structure
1824 * @qh: QH for the periodic transfer.
1825 * @frame_number: The current frame number.
1826 *
1827 * Return: number missed by (or 0 if we didn't miss).
1828 */
dwc2_next_for_periodic_split(struct dwc2_hsotg * hsotg,struct dwc2_qh * qh,u16 frame_number)1829 static int dwc2_next_for_periodic_split(struct dwc2_hsotg *hsotg,
1830 struct dwc2_qh *qh, u16 frame_number)
1831 {
1832 u16 old_frame = qh->next_active_frame;
1833 u16 prev_frame_number = dwc2_frame_num_dec(frame_number, 1);
1834 int missed = 0;
1835 u16 incr;
1836
1837 /*
1838 * See dwc2_uframe_schedule_split() for split scheduling.
1839 *
1840 * Basically: increment 1 normally, but 2 right after the start split
1841 * (except for ISOC out).
1842 */
1843 if (old_frame == qh->start_active_frame &&
1844 !(qh->ep_type == USB_ENDPOINT_XFER_ISOC && !qh->ep_is_in))
1845 incr = 2;
1846 else
1847 incr = 1;
1848
1849 qh->next_active_frame = dwc2_frame_num_inc(old_frame, incr);
1850
1851 /*
1852 * Note that it's OK for frame_number to be 1 frame past
1853 * next_active_frame. Remember that next_active_frame is supposed to
1854 * be 1 frame _before_ when we want to be scheduled. If we're 1 frame
1855 * past it just means schedule ASAP.
1856 *
1857 * It's _not_ OK, however, if we're more than one frame past.
1858 */
1859 if (dwc2_frame_num_gt(prev_frame_number, qh->next_active_frame)) {
1860 /*
1861 * OOPS, we missed. That's actually pretty bad since
1862 * the hub will be unhappy; try ASAP I guess.
1863 */
1864 missed = dwc2_frame_num_dec(prev_frame_number,
1865 qh->next_active_frame);
1866 qh->next_active_frame = frame_number;
1867 }
1868
1869 return missed;
1870 }
1871
1872 /**
1873 * dwc2_next_periodic_start() - Set next_active_frame for next transfer start
1874 *
1875 * This is called for setting next_active_frame for a periodic transfer for
1876 * all cases other than midway through a periodic split. This will also update
1877 * start_active_frame.
1878 *
1879 * Since we _always_ keep start_active_frame as the start of the previous
1880 * transfer this is normally pretty easy: we just add our interval to
1881 * start_active_frame and we've got our answer.
1882 *
1883 * The tricks come into play if we miss. In that case we'll look for the next
1884 * slot we can fit into.
1885 *
1886 * @hsotg: The HCD state structure
1887 * @qh: QH for the periodic transfer.
1888 * @frame_number: The current frame number.
1889 *
1890 * Return: number missed by (or 0 if we didn't miss).
1891 */
dwc2_next_periodic_start(struct dwc2_hsotg * hsotg,struct dwc2_qh * qh,u16 frame_number)1892 static int dwc2_next_periodic_start(struct dwc2_hsotg *hsotg,
1893 struct dwc2_qh *qh, u16 frame_number)
1894 {
1895 int missed = 0;
1896 u16 interval = qh->host_interval;
1897 u16 prev_frame_number = dwc2_frame_num_dec(frame_number, 1);
1898
1899 qh->start_active_frame = dwc2_frame_num_inc(qh->start_active_frame,
1900 interval);
1901
1902 /*
1903 * The dwc2_frame_num_gt() function used below won't work terribly well
1904 * with if we just incremented by a really large intervals since the
1905 * frame counter only goes to 0x3fff. It's terribly unlikely that we
1906 * will have missed in this case anyway. Just go to exit. If we want
1907 * to try to do better we'll need to keep track of a bigger counter
1908 * somewhere in the driver and handle overflows.
1909 */
1910 if (interval >= 0x1000)
1911 goto exit;
1912
1913 /*
1914 * Test for misses, which is when it's too late to schedule.
1915 *
1916 * A few things to note:
1917 * - We compare against prev_frame_number since start_active_frame
1918 * and next_active_frame are always 1 frame before we want things
1919 * to be active and we assume we can still get scheduled in the
1920 * current frame number.
1921 * - It's possible for start_active_frame (now incremented) to be
1922 * next_active_frame if we got an EO MISS (even_odd miss) which
1923 * basically means that we detected there wasn't enough time for
1924 * the last packet and dwc2_hc_set_even_odd_frame() rescheduled us
1925 * at the last second. We want to make sure we don't schedule
1926 * another transfer for the same frame. My test webcam doesn't seem
1927 * terribly upset by missing a transfer but really doesn't like when
1928 * we do two transfers in the same frame.
1929 * - Some misses are expected. Specifically, in order to work
1930 * perfectly dwc2 really needs quite spectacular interrupt latency
1931 * requirements. It needs to be able to handle its interrupts
1932 * completely within 125 us of them being asserted. That not only
1933 * means that the dwc2 interrupt handler needs to be fast but it
1934 * means that nothing else in the system has to block dwc2 for a long
1935 * time. We can help with the dwc2 parts of this, but it's hard to
1936 * guarantee that a system will have interrupt latency < 125 us, so
1937 * we have to be robust to some misses.
1938 */
1939 if (qh->start_active_frame == qh->next_active_frame ||
1940 dwc2_frame_num_gt(prev_frame_number, qh->start_active_frame)) {
1941 u16 ideal_start = qh->start_active_frame;
1942 int periods_in_map;
1943
1944 /*
1945 * Adjust interval as per gcd with map size.
1946 * See pmap_schedule() for more details here.
1947 */
1948 if (qh->do_split || qh->dev_speed == USB_SPEED_HIGH)
1949 periods_in_map = DWC2_HS_SCHEDULE_UFRAMES;
1950 else
1951 periods_in_map = DWC2_LS_SCHEDULE_FRAMES;
1952 interval = gcd(interval, periods_in_map);
1953
1954 do {
1955 qh->start_active_frame = dwc2_frame_num_inc(
1956 qh->start_active_frame, interval);
1957 } while (dwc2_frame_num_gt(prev_frame_number,
1958 qh->start_active_frame));
1959
1960 missed = dwc2_frame_num_dec(qh->start_active_frame,
1961 ideal_start);
1962 }
1963
1964 exit:
1965 qh->next_active_frame = qh->start_active_frame;
1966
1967 return missed;
1968 }
1969
1970 /*
1971 * Deactivates a QH. For non-periodic QHs, removes the QH from the active
1972 * non-periodic schedule. The QH is added to the inactive non-periodic
1973 * schedule if any QTDs are still attached to the QH.
1974 *
1975 * For periodic QHs, the QH is removed from the periodic queued schedule. If
1976 * there are any QTDs still attached to the QH, the QH is added to either the
1977 * periodic inactive schedule or the periodic ready schedule and its next
1978 * scheduled frame is calculated. The QH is placed in the ready schedule if
1979 * the scheduled frame has been reached already. Otherwise it's placed in the
1980 * inactive schedule. If there are no QTDs attached to the QH, the QH is
1981 * completely removed from the periodic schedule.
1982 */
dwc2_hcd_qh_deactivate(struct dwc2_hsotg * hsotg,struct dwc2_qh * qh,int sched_next_periodic_split)1983 void dwc2_hcd_qh_deactivate(struct dwc2_hsotg *hsotg, struct dwc2_qh *qh,
1984 int sched_next_periodic_split)
1985 {
1986 u16 old_frame = qh->next_active_frame;
1987 u16 frame_number;
1988 int missed;
1989
1990 if (dbg_qh(qh))
1991 dev_vdbg(hsotg->dev, "%s()\n", __func__);
1992
1993 if (dwc2_qh_is_non_per(qh)) {
1994 dwc2_hcd_qh_unlink(hsotg, qh);
1995 if (!list_empty(&qh->qtd_list))
1996 /* Add back to inactive/waiting non-periodic schedule */
1997 dwc2_hcd_qh_add(hsotg, qh);
1998 return;
1999 }
2000
2001 /*
2002 * Use the real frame number rather than the cached value as of the
2003 * last SOF just to get us a little closer to reality. Note that
2004 * means we don't actually know if we've already handled the SOF
2005 * interrupt for this frame.
2006 */
2007 frame_number = dwc2_hcd_get_frame_number(hsotg);
2008
2009 if (sched_next_periodic_split)
2010 missed = dwc2_next_for_periodic_split(hsotg, qh, frame_number);
2011 else
2012 missed = dwc2_next_periodic_start(hsotg, qh, frame_number);
2013
2014 dwc2_sch_vdbg(hsotg,
2015 "QH=%p next(%d) fn=%04x, sch=%04x=>%04x (%+d) miss=%d %s\n",
2016 qh, sched_next_periodic_split, frame_number, old_frame,
2017 qh->next_active_frame,
2018 dwc2_frame_num_dec(qh->next_active_frame, old_frame),
2019 missed, missed ? "MISS" : "");
2020
2021 if (list_empty(&qh->qtd_list)) {
2022 dwc2_hcd_qh_unlink(hsotg, qh);
2023 return;
2024 }
2025
2026 /*
2027 * Remove from periodic_sched_queued and move to
2028 * appropriate queue
2029 *
2030 * Note: we purposely use the frame_number from the "hsotg" structure
2031 * since we know SOF interrupt will handle future frames.
2032 */
2033 if (dwc2_frame_num_le(qh->next_active_frame, hsotg->frame_number))
2034 list_move_tail(&qh->qh_list_entry,
2035 &hsotg->periodic_sched_ready);
2036 else
2037 list_move_tail(&qh->qh_list_entry,
2038 &hsotg->periodic_sched_inactive);
2039 }
2040
2041 /**
2042 * dwc2_hcd_qtd_init() - Initializes a QTD structure
2043 *
2044 * @qtd: The QTD to initialize
2045 * @urb: The associated URB
2046 */
dwc2_hcd_qtd_init(struct dwc2_qtd * qtd,struct dwc2_hcd_urb * urb)2047 void dwc2_hcd_qtd_init(struct dwc2_qtd *qtd, struct dwc2_hcd_urb *urb)
2048 {
2049 qtd->urb = urb;
2050 if (dwc2_hcd_get_pipe_type(&urb->pipe_info) ==
2051 USB_ENDPOINT_XFER_CONTROL) {
2052 /*
2053 * The only time the QTD data toggle is used is on the data
2054 * phase of control transfers. This phase always starts with
2055 * DATA1.
2056 */
2057 qtd->data_toggle = DWC2_HC_PID_DATA1;
2058 qtd->control_phase = DWC2_CONTROL_SETUP;
2059 }
2060
2061 /* Start split */
2062 qtd->complete_split = 0;
2063 qtd->isoc_split_pos = DWC2_HCSPLT_XACTPOS_ALL;
2064 qtd->isoc_split_offset = 0;
2065 qtd->in_process = 0;
2066
2067 /* Store the qtd ptr in the urb to reference the QTD */
2068 urb->qtd = qtd;
2069 }
2070
2071 /**
2072 * dwc2_hcd_qtd_add() - Adds a QTD to the QTD-list of a QH
2073 * Caller must hold driver lock.
2074 *
2075 * @hsotg: The DWC HCD structure
2076 * @qtd: The QTD to add
2077 * @qh: Queue head to add qtd to
2078 *
2079 * Return: 0 if successful, negative error code otherwise
2080 *
2081 * If the QH to which the QTD is added is not currently scheduled, it is placed
2082 * into the proper schedule based on its EP type.
2083 */
dwc2_hcd_qtd_add(struct dwc2_hsotg * hsotg,struct dwc2_qtd * qtd,struct dwc2_qh * qh)2084 int dwc2_hcd_qtd_add(struct dwc2_hsotg *hsotg, struct dwc2_qtd *qtd,
2085 struct dwc2_qh *qh)
2086 {
2087 int retval;
2088
2089 if (unlikely(!qh)) {
2090 dev_err(hsotg->dev, "%s: Invalid QH\n", __func__);
2091 retval = -EINVAL;
2092 goto fail;
2093 }
2094
2095 retval = dwc2_hcd_qh_add(hsotg, qh);
2096 if (retval)
2097 goto fail;
2098
2099 qtd->qh = qh;
2100 list_add_tail(&qtd->qtd_list_entry, &qh->qtd_list);
2101
2102 return 0;
2103 fail:
2104 return retval;
2105 }
2106