1 /* SPDX-License-Identifier: GPL-2.0-only */ 2 /* 3 * include/linux/irqchip/arm-gic.h 4 * 5 * Copyright (C) 2002 ARM Limited, All Rights Reserved. 6 */ 7 #ifndef __LINUX_IRQCHIP_ARM_GIC_H 8 #define __LINUX_IRQCHIP_ARM_GIC_H 9 10 #define GIC_CPU_CTRL 0x00 11 #define GIC_CPU_PRIMASK 0x04 12 #define GIC_CPU_BINPOINT 0x08 13 #define GIC_CPU_INTACK 0x0c 14 #define GIC_CPU_EOI 0x10 15 #define GIC_CPU_RUNNINGPRI 0x14 16 #define GIC_CPU_HIGHPRI 0x18 17 #define GIC_CPU_ALIAS_BINPOINT 0x1c 18 #define GIC_CPU_ALIAS_INTACK 0x20 19 #define GIC_CPU_ACTIVEPRIO 0xd0 20 #define GIC_CPU_IDENT 0xfc 21 #define GIC_CPU_DEACTIVATE 0x1000 22 23 #define GICC_ENABLE 0x1 24 #define GICC_INT_PRI_THRESHOLD 0xf0 25 26 #define GIC_CPU_CTRL_EnableGrp0_SHIFT 0 27 #define GIC_CPU_CTRL_EnableGrp0 (1 << GIC_CPU_CTRL_EnableGrp0_SHIFT) 28 #define GIC_CPU_CTRL_EnableGrp1_SHIFT 1 29 #define GIC_CPU_CTRL_EnableGrp1 (1 << GIC_CPU_CTRL_EnableGrp1_SHIFT) 30 #define GIC_CPU_CTRL_AckCtl_SHIFT 2 31 #define GIC_CPU_CTRL_AckCtl (1 << GIC_CPU_CTRL_AckCtl_SHIFT) 32 #define GIC_CPU_CTRL_FIQEn_SHIFT 3 33 #define GIC_CPU_CTRL_FIQEn (1 << GIC_CPU_CTRL_FIQEn_SHIFT) 34 #define GIC_CPU_CTRL_CBPR_SHIFT 4 35 #define GIC_CPU_CTRL_CBPR (1 << GIC_CPU_CTRL_CBPR_SHIFT) 36 #define GIC_CPU_CTRL_EOImodeNS_SHIFT 9 37 #define GIC_CPU_CTRL_EOImodeNS (1 << GIC_CPU_CTRL_EOImodeNS_SHIFT) 38 39 #define GICC_IAR_INT_ID_MASK 0x3ff 40 #define GICC_INT_SPURIOUS 1023 41 #define GICC_DIS_BYPASS_MASK 0x1e0 42 43 #define GIC_DIST_CTRL 0x000 44 #define GIC_DIST_CTR 0x004 45 #define GIC_DIST_IIDR 0x008 46 #define GIC_DIST_IGROUP 0x080 47 #define GIC_DIST_ENABLE_SET 0x100 48 #define GIC_DIST_ENABLE_CLEAR 0x180 49 #define GIC_DIST_PENDING_SET 0x200 50 #define GIC_DIST_PENDING_CLEAR 0x280 51 #define GIC_DIST_ACTIVE_SET 0x300 52 #define GIC_DIST_ACTIVE_CLEAR 0x380 53 #define GIC_DIST_PRI 0x400 54 #define GIC_DIST_TARGET 0x800 55 #define GIC_DIST_CONFIG 0xc00 56 #define GIC_DIST_SOFTINT 0xf00 57 #define GIC_DIST_SGI_PENDING_CLEAR 0xf10 58 #define GIC_DIST_SGI_PENDING_SET 0xf20 59 60 #define GICD_ENABLE 0x1 61 #define GICD_DISABLE 0x0 62 #define GICD_INT_ACTLOW_LVLTRIG 0x0 63 #define GICD_INT_EN_CLR_X32 0xffffffff 64 #define GICD_INT_EN_SET_SGI 0x0000ffff 65 #define GICD_INT_EN_CLR_PPI 0xffff0000 66 67 #define GICD_IIDR_IMPLEMENTER_SHIFT 0 68 #define GICD_IIDR_IMPLEMENTER_MASK (0xfff << GICD_IIDR_IMPLEMENTER_SHIFT) 69 #define GICD_IIDR_REVISION_SHIFT 12 70 #define GICD_IIDR_REVISION_MASK (0xf << GICD_IIDR_REVISION_SHIFT) 71 #define GICD_IIDR_VARIANT_SHIFT 16 72 #define GICD_IIDR_VARIANT_MASK (0xf << GICD_IIDR_VARIANT_SHIFT) 73 #define GICD_IIDR_PRODUCT_ID_SHIFT 24 74 #define GICD_IIDR_PRODUCT_ID_MASK (0xff << GICD_IIDR_PRODUCT_ID_SHIFT) 75 76 77 #define GICH_HCR 0x0 78 #define GICH_VTR 0x4 79 #define GICH_VMCR 0x8 80 #define GICH_MISR 0x10 81 #define GICH_EISR0 0x20 82 #define GICH_EISR1 0x24 83 #define GICH_ELRSR0 0x30 84 #define GICH_ELRSR1 0x34 85 #define GICH_APR 0xf0 86 #define GICH_LR0 0x100 87 88 #define GICH_HCR_EN (1 << 0) 89 #define GICH_HCR_UIE (1 << 1) 90 #define GICH_HCR_NPIE (1 << 3) 91 92 #define GICH_LR_VIRTUALID (0x3ff << 0) 93 #define GICH_LR_PHYSID_CPUID_SHIFT (10) 94 #define GICH_LR_PHYSID_CPUID (0x3ff << GICH_LR_PHYSID_CPUID_SHIFT) 95 #define GICH_LR_PRIORITY_SHIFT 23 96 #define GICH_LR_STATE (3 << 28) 97 #define GICH_LR_PENDING_BIT (1 << 28) 98 #define GICH_LR_ACTIVE_BIT (1 << 29) 99 #define GICH_LR_EOI (1 << 19) 100 #define GICH_LR_GROUP1 (1 << 30) 101 #define GICH_LR_HW (1 << 31) 102 103 #define GICH_VMCR_ENABLE_GRP0_SHIFT 0 104 #define GICH_VMCR_ENABLE_GRP0_MASK (1 << GICH_VMCR_ENABLE_GRP0_SHIFT) 105 #define GICH_VMCR_ENABLE_GRP1_SHIFT 1 106 #define GICH_VMCR_ENABLE_GRP1_MASK (1 << GICH_VMCR_ENABLE_GRP1_SHIFT) 107 #define GICH_VMCR_ACK_CTL_SHIFT 2 108 #define GICH_VMCR_ACK_CTL_MASK (1 << GICH_VMCR_ACK_CTL_SHIFT) 109 #define GICH_VMCR_FIQ_EN_SHIFT 3 110 #define GICH_VMCR_FIQ_EN_MASK (1 << GICH_VMCR_FIQ_EN_SHIFT) 111 #define GICH_VMCR_CBPR_SHIFT 4 112 #define GICH_VMCR_CBPR_MASK (1 << GICH_VMCR_CBPR_SHIFT) 113 #define GICH_VMCR_EOI_MODE_SHIFT 9 114 #define GICH_VMCR_EOI_MODE_MASK (1 << GICH_VMCR_EOI_MODE_SHIFT) 115 116 #define GICH_VMCR_PRIMASK_SHIFT 27 117 #define GICH_VMCR_PRIMASK_MASK (0x1f << GICH_VMCR_PRIMASK_SHIFT) 118 #define GICH_VMCR_BINPOINT_SHIFT 21 119 #define GICH_VMCR_BINPOINT_MASK (0x7 << GICH_VMCR_BINPOINT_SHIFT) 120 #define GICH_VMCR_ALIAS_BINPOINT_SHIFT 18 121 #define GICH_VMCR_ALIAS_BINPOINT_MASK (0x7 << GICH_VMCR_ALIAS_BINPOINT_SHIFT) 122 123 #define GICH_MISR_EOI (1 << 0) 124 #define GICH_MISR_U (1 << 1) 125 126 #define GICV_PMR_PRIORITY_SHIFT 3 127 #define GICV_PMR_PRIORITY_MASK (0x1f << GICV_PMR_PRIORITY_SHIFT) 128 129 #ifndef __ASSEMBLY__ 130 131 #include <linux/irqdomain.h> 132 133 struct device_node; 134 struct gic_chip_data; 135 136 void gic_cascade_irq(unsigned int gic_nr, unsigned int irq); 137 int gic_cpu_if_down(unsigned int gic_nr); 138 void gic_cpu_save(struct gic_chip_data *gic); 139 void gic_cpu_restore(struct gic_chip_data *gic); 140 void gic_dist_save(struct gic_chip_data *gic); 141 void gic_dist_restore(struct gic_chip_data *gic); 142 143 /* 144 * Subdrivers that need some preparatory work can initialize their 145 * chips and call this to register their GICs. 146 */ 147 int gic_of_init(struct device_node *node, struct device_node *parent); 148 149 /* 150 * Initialises and registers a non-root or child GIC chip. Memory for 151 * the gic_chip_data structure is dynamically allocated. 152 */ 153 int gic_of_init_child(struct device *dev, struct gic_chip_data **gic, int irq); 154 155 /* 156 * Legacy platforms not converted to DT yet must use this to init 157 * their GIC 158 */ 159 void gic_init(void __iomem *dist , void __iomem *cpu); 160 161 void gic_send_sgi(unsigned int cpu_id, unsigned int irq); 162 int gic_get_cpu_id(unsigned int cpu); 163 void gic_migrate_target(unsigned int new_cpu_id); 164 unsigned long gic_get_sgir_physaddr(void); 165 166 #endif /* __ASSEMBLY */ 167 #endif 168