Lines Matching refs:RIU_WriteByteMask

167 #define RIU_WriteByteMask( u32Reg, u8Val, u8Msk )                                      \  macro
2971RIU_WriteByteMask(L_BK_CLKGEN0(0x22), 0x00<<2, BMASK(3:2)); // 20090628 BY put mailbo0 clock sett… in HAL_AVD_VDMCU_SetClock()
2972RIU_WriteByteMask(H_BK_CLKGEN0(0x22), 0x00<<2, BMASK(3:2)); // 20090628 BY put mailbo1 clock sett… in HAL_AVD_VDMCU_SetClock()
2977 RIU_WriteByteMask(L_BK_CLKGEN0(0x21), 0x00, BMASK(4:2)); //20090611EL in HAL_AVD_VDMCU_SetClock()
2980 RIU_WriteByteMask(L_BK_CLKGEN0(0x21), BIT(2), BMASK(4:2)); //20090611EL in HAL_AVD_VDMCU_SetClock()
2983 RIU_WriteByteMask(L_BK_CLKGEN0(0x21), BIT(3), BMASK(4:2)); //20090611EL in HAL_AVD_VDMCU_SetClock()
2986 RIU_WriteByteMask(L_BK_CLKGEN0(0x21), BIT(3)|BIT(2), BMASK(4:2)); //20090611EL in HAL_AVD_VDMCU_SetClock()
2989 RIU_WriteByteMask(L_BK_CLKGEN0(0x21), BIT(4), BMASK(4:2)); //20090611EL in HAL_AVD_VDMCU_SetClock()
2992 RIU_WriteByteMask(L_BK_CLKGEN0(0x21), BIT(4)|BIT(2), BMASK(4:2)); //20090611EL in HAL_AVD_VDMCU_SetClock()
2995 RIU_WriteByteMask(L_BK_CLKGEN0(0x21), BIT(4)|BIT(3), BMASK(4:2)); //20090611EL in HAL_AVD_VDMCU_SetClock()
2998 RIU_WriteByteMask(L_BK_CLKGEN0(0x21), BIT(4)|BIT(3)|BIT(2), BMASK(4:2)); //20090611EL in HAL_AVD_VDMCU_SetClock()
3001 RIU_WriteByteMask(L_BK_CLKGEN0(0x21), BIT(4), BMASK(4:2)); //20090611EL in HAL_AVD_VDMCU_SetClock()
3007 RIU_WriteByteMask(L_BK_CLKGEN0(0x21), 0x00, BIT(1)); //20090611EL in HAL_AVD_VDMCU_SetClock()
3011 RIU_WriteByteMask(L_BK_CLKGEN0(0x21), BIT(1), BIT(1)); //20090611EL in HAL_AVD_VDMCU_SetClock()
3029RIU_WriteByteMask(L_BK_CLKGEN0(0x22), 0x00<<2, BMASK(3:2)); // 20090628 BY put mailbo0 clock sett… in HAL_AVD_VDMCU_SetClock()
3030RIU_WriteByteMask(H_BK_CLKGEN0(0x22), 0x00<<2, BMASK(3:2)); // 20090628 BY put mailbo1 clock sett… in HAL_AVD_VDMCU_SetClock()
3035 RIU_WriteByteMask(L_BK_CLKGEN0(0x21), BIT(4)|BIT(3)|BIT(2), BMASK(4:2)); //20090611EL in HAL_AVD_VDMCU_SetClock()
3038 RIU_WriteByteMask(L_BK_CLKGEN0(0x21), BIT(4)|BIT(3), BMASK(4:2)); //20090611EL in HAL_AVD_VDMCU_SetClock()
3041 RIU_WriteByteMask(L_BK_CLKGEN0(0x21), BIT(4)|BIT(2), BMASK(4:2)); //20090611EL in HAL_AVD_VDMCU_SetClock()
3044 RIU_WriteByteMask(L_BK_CLKGEN0(0x21), BIT(4), BMASK(4:2)); //20090611EL in HAL_AVD_VDMCU_SetClock()
3047 RIU_WriteByteMask(L_BK_CLKGEN0(0x21), BIT(3)|BIT(2), BMASK(4:2)); //20090611EL in HAL_AVD_VDMCU_SetClock()
3050 RIU_WriteByteMask(L_BK_CLKGEN0(0x21), BIT(3), BMASK(4:2)); //20090611EL in HAL_AVD_VDMCU_SetClock()
3053 RIU_WriteByteMask(L_BK_CLKGEN0(0x21), BIT(2), BMASK(4:2)); //20090611EL in HAL_AVD_VDMCU_SetClock()
3056 RIU_WriteByteMask(L_BK_CLKGEN0(0x21), 0x00, BMASK(4:2)); //20090611EL in HAL_AVD_VDMCU_SetClock()
3059 RIU_WriteByteMask(L_BK_CLKGEN0(0x21), BIT(3)|BIT(2), BMASK(4:2)); //20090611EL in HAL_AVD_VDMCU_SetClock()
3065 RIU_WriteByteMask(L_BK_CLKGEN0(0x21), 0x00, BIT(1)); //20090611EL in HAL_AVD_VDMCU_SetClock()
3069 RIU_WriteByteMask(L_BK_CLKGEN0(0x21), BIT(1), BIT(1)); //20090611EL in HAL_AVD_VDMCU_SetClock()
3132 RIU_WriteByteMask(VD_MCU_KEY, 0x50, 0xF0); in HAL_AVD_VDMCU_LoadDSP()
3171 RIU_WriteByteMask(VD_MCU_KEY, 0x00, 0xF0); in HAL_AVD_VDMCU_LoadDSP()
3443 RIU_WriteByteMask (BK_AFEC_D4, u8AfecD4, BMASK(7:0)); in HAL_AVD_AFEC_McuReset()
3444 RIU_WriteByteMask (BK_AFEC_D5, u8AfecD5, BMASK(7:0)); in HAL_AVD_AFEC_McuReset()
3445 RIU_WriteByteMask (BK_AFEC_D8, u8AfecD8 & (~ BIT(3)), BMASK(7:0)); in HAL_AVD_AFEC_McuReset()
3446 RIU_WriteByteMask (BK_AFEC_D9, u8AfecD9, BMASK(7:4)); in HAL_AVD_AFEC_McuReset()
3466 RIU_WriteByteMask(H_BK_ADC_ATOP(0x04), 0x00, (BIT(6)|BIT(4)|BIT(3))); in HAL_AVD_AFEC_SetClock()
3467 RIU_WriteByteMask(L_BK_ADC_ATOP(0x05), 0x00, (BIT(1))); in HAL_AVD_AFEC_SetClock()
3468 RIU_WriteByteMask(L_BK_ADC_ATOP(0x06), 0x00, (BIT(7))); in HAL_AVD_AFEC_SetClock()
3469 RIU_WriteByteMask(H_BK_ADC_ATOP(0x06), 0x00, (BIT(4))); in HAL_AVD_AFEC_SetClock()
3475 RIU_WriteByteMask(H_BK_ADC_ATOP(0x04), 0xFF, (BIT(6)|BIT(4)|BIT(3))); in HAL_AVD_AFEC_SetClock()
3476 RIU_WriteByteMask(L_BK_ADC_ATOP(0x05), 0xFF, (BIT(1))); in HAL_AVD_AFEC_SetClock()
3477 RIU_WriteByteMask(L_BK_ADC_ATOP(0x06), 0xFF, (BIT(7))); in HAL_AVD_AFEC_SetClock()
3478 RIU_WriteByteMask(H_BK_ADC_ATOP(0x06), 0xFF, (BIT(4))); in HAL_AVD_AFEC_SetClock()
3486RIU_WriteByteMask(H_BK_CLKGEN0(0x21), 0x00<<2, BMASK(3:2)); // 20090628 BY put VD200 clock settin… in HAL_AVD_AFEC_SetClock()
3487 RIU_WriteByteMask (L_BK_CLKGEN0(0x22), 0x00, BMASK(3:0));// CLK_mailbox0 in HAL_AVD_AFEC_SetClock()
3488 RIU_WriteByteMask (H_BK_CLKGEN0(0x22), 0x00, BMASK(3:0));// CLK_mailbox1 in HAL_AVD_AFEC_SetClock()
3512 RIU_WriteByteMask(L_BK_ADC_ATOP(0x04), 0x00, (BIT(3)|BIT(2)|BIT(1)|BIT(0))); in HAL_AVD_AFEC_SetClockSource()
3513 RIU_WriteByteMask(H_BK_ADC_ATOP(0x04), 0x00, (BIT(6)|BIT(3))); in HAL_AVD_AFEC_SetClockSource()
3514 RIU_WriteByteMask(L_BK_ADC_ATOP(0x05), 0x00, (BIT(1))); in HAL_AVD_AFEC_SetClockSource()
3515 RIU_WriteByteMask(L_BK_ADC_ATOP(0x06), 0x00, (BIT(7)|BIT(0))); in HAL_AVD_AFEC_SetClockSource()
3516 RIU_WriteByteMask(H_BK_ADC_ATOP(0x06), 0x00, (BIT(4)|BIT(2))); in HAL_AVD_AFEC_SetClockSource()
3517 RIU_WriteByteMask(H_BK_ADC_ATOP(0x5E), 0x00, (BIT(5))); // new after T4 in HAL_AVD_AFEC_SetClockSource()
3665 RIU_WriteByteMask(BK_AFEC_A2, 0x00,(BIT(4)|BIT(5))); // 2-line-delay ctrl by VD-DSP in HAL_AVD_AFEC_SetInput()
3685 RIU_WriteByteMask(BK_AFEC_A2, 0x00,(BIT(4)|BIT(5))); // 2-line-delay ctrl by VD-DSP in HAL_AVD_AFEC_SetInput()
3707 RIU_WriteByteMask(BK_AFEC_A2, 0x20,(BIT(4)|BIT(5))); // Disable 2-line-delay in HAL_AVD_AFEC_SetInput()
3745 RIU_WriteByteMask(BK_AFEC_A2, 0x00,(BIT(4)|BIT(5))); // 2-line-delay ctrl by VD-DSP in HAL_AVD_AFEC_SetInput()
3837 RIU_WriteByteMask( u16Temp + u8Adr, u8Value, u8Mask ); in HAL_AVD_AFEC_SetRegFromDSP()
3838 RIU_WriteByteMask( BK_AFEC_DC, VAL_UD7_FREE, MSK_UD7_STATE); in HAL_AVD_AFEC_SetRegFromDSP()
3855 RIU_WriteByteMask( BK_AFEC_DF, u8Value, 0xFF ); in HAL_AVD_AFEC_SetRegFromDSP()
3856 RIU_WriteByteMask( BK_AFEC_DC, VAL_UD7_READ_END, MSK_UD7_STATE ); in HAL_AVD_AFEC_SetRegFromDSP()
3922 RIU_WriteByteMask( BK_AFEC_CF, u8Mode << 0, BMASK(1:0) ); in HAL_AVD_AFEC_SetVtotal()
3991 RIU_WriteByteMask( BK_AFEC_CE, (u8FSCMode) << 1, BMASK(3:1) ); in HAL_AVD_AFEC_SetFSCMode()
4044 RIU_WriteByteMask(BK_AFEC_39, 0x03, BIT(1) | BIT(0)); // more reliability in HAL_AVD_AFEC_EnableBottomAverage()
4048 RIU_WriteByteMask(BK_AFEC_39, 0x00, BIT(1) | BIT(0)); // more sensitivity in HAL_AVD_AFEC_EnableBottomAverage()
4084 RIU_WriteByteMask (BK_AFEC_43, u8AgcMode << 5, BMASK(6:5)); in HAL_AVD_AFEC_AGCSetMode()
4105 RIU_WriteByteMask (BK_AFEC_3F, u8AgcCoarseGain, BMASK(3:0) ); in HAL_AVD_AFEC_AGCSetCoarseGain()
4168 RIU_WriteByteMask (BK_AFEC_9A, eVDHsyncSensitivityTuning.u8CNTRFailBeforeLock<< 4, BMASK(7:4)); in HAL_AVD_AFEC_SetHsyncSensitivity()
4169 RIU_WriteByteMask (BK_AFEC_9B, eVDHsyncSensitivityTuning.u8CNTRSyncBeforeLock << 0, BMASK(5:0)); in HAL_AVD_AFEC_SetHsyncSensitivity()
4170 RIU_WriteByteMask (BK_AFEC_9C, eVDHsyncSensitivityTuning.u8CNTRSyncAfterLock << 0, BMASK(5:0)); in HAL_AVD_AFEC_SetHsyncSensitivity()
4187 RIU_WriteByteMask (BK_AFEC_D8, u8Limit<< 4, BMASK(7:4)); in HAL_AVD_AFEC_SetSwingLimit()
4204 RIU_WriteByteMask( BK_AFEC_D8, BIT(3), BIT(3) ); // auto clear to 0 by dsp in HAL_AVD_AFEC_SetChannelChange()
4327 RIU_WriteByteMask( BK_COMB_10, 0x07, 0x07 ); in HAL_AVD_COMB_Set3dComb()
4342 RIU_WriteByteMask( BK_COMB_10, 0x02, 0x07 ); // 0x12 is recommended by designer in HAL_AVD_COMB_Set3dComb()
4363 RIU_WriteByteMask(BK_COMB_5F, u8COMB5F, BMASK(7:4)); in HAL_AVD_COMB_Set3dCombSpeed()
4399 RIU_WriteByteMask(BK_COMB_23, 0x02, BIT(3) | BIT(1)); in HAL_AVD_COMB_Set3dFineTune()
4405 RIU_WriteByteMask(BK_COMB_23, 0x08, BIT(3) | BIT(1)); in HAL_AVD_COMB_Set3dFineTune()
4486 RIU_WriteByteMask( BK_COMB_48, u8YCPipe, 0x30 ); in HAL_AVD_COMB_SetYCPipe()
4503 RIU_WriteByteMask( BK_COMB_6C, u8CbCrInverse, 0x0C ); in HAL_AVD_COMB_SetCbCrInverse()
4520 RIU_WriteByteMask( BK_COMB_40, u8Mode, (BIT(1)|BIT(0))); in HAL_AVD_COMB_SetVerticalTimingDetectMode()
4537 RIU_WriteByteMask(BK_COMB_50, u8Mode, 0x07); in HAL_AVD_COMB_SetLineBufferMode()
4633 RIU_WriteByteMask(BK_COMB_2A, 0x00, (BIT(4))); //weicheng 20130124 COMB memory issue. in HAL_AVD_COMB_SetMemoryRequest()
4635 RIU_WriteByteMask(BK_COMB_2A, 0x10, (BIT(4))); //weicheng 20121008 COMB memory issue. in HAL_AVD_COMB_SetMemoryRequest()