Lines Matching refs:RIU_WriteByte
153 #define RIU_WriteByte( u32Reg, u8Val ) \ macro
6214 …RIU_WriteByte( (((MS_U16)(VdDecTbl[u16Index*3])<<8)+VdDecTbl[u16Index*3+1]), (VdDecTbl[u16Index*3+… in HAL_AVD_WriteRegTbl()
6258 RIU_WriteByte(BK_AFEC_C2, 0xA5); in HAL_AVD_VDMCU_SoftStop()
6259 RIU_WriteByte(BK_AFEC_C0, 0xFA); in HAL_AVD_VDMCU_SoftStop()
6268 RIU_WriteByte(BK_AFEC_C2, 0x00); in HAL_AVD_VDMCU_SoftStop()
6269 RIU_WriteByte(BK_AFEC_C0, 0x00); in HAL_AVD_VDMCU_SoftStop()
6525 RIU_WriteByte(VD_MCU_ADDR_L, 0x00); in HAL_AVD_VDMCU_LoadDSP()
6526 RIU_WriteByte(VD_MCU_ADDR_H, 0x00); in HAL_AVD_VDMCU_LoadDSP()
6533 RIU_WriteByte(VD_MCU_SRAM_WD, pu8VD_DSP[u32I]); in HAL_AVD_VDMCU_LoadDSP()
6538 RIU_WriteByte(VD_MCU_ADDR_L, 0x00); in HAL_AVD_VDMCU_LoadDSP()
6539 RIU_WriteByte(VD_MCU_ADDR_H, 0x00); in HAL_AVD_VDMCU_LoadDSP()
6629 … RIU_WriteByte( astVdDecInitialize[i].u16Index, astVdDecInitialize[i].u8Value ); // write register in HAL_AVD_RegInit()
6692 RIU_WriteByte( BK_AFEC_04, 0x21 ); in HAL_AVD_AFEC_GetHWHsync()
6799 RIU_WriteByte(BK_AFEC_04, 0x04); in HAL_AVD_AFEC_GetNoiseMag()
6943 RIU_WriteByte(H_BK_ADC_ATOP(0x04), 0xB7); in HAL_AVD_AFEC_SetClockSource()
6944 RIU_WriteByte(L_BK_ADC_ATOP(0x04), 0xE0); in HAL_AVD_AFEC_SetClockSource()
6945 RIU_WriteByte(H_BK_ADC_ATOP(0x05), 0x07); in HAL_AVD_AFEC_SetClockSource()
6946 RIU_WriteByte(L_BK_ADC_ATOP(0x05), 0x3D); in HAL_AVD_AFEC_SetClockSource()
6947 RIU_WriteByte(H_BK_ADC_ATOP(0x06), 0xEB); in HAL_AVD_AFEC_SetClockSource()
6948 RIU_WriteByte(L_BK_ADC_ATOP(0x06), 0x7E); in HAL_AVD_AFEC_SetClockSource()
6949 RIU_WriteByte(H_BK_ADC_ATOP(0x5E), 0x1F); // new after T4 in HAL_AVD_AFEC_SetClockSource()
6959 RIU_WriteByte(0x3314L, 0x00); // Enable ADC clock in HAL_AVD_AFEC_SetClockSource()
6960 RIU_WriteByte(0x3315L, 0x01); in HAL_AVD_AFEC_SetClockSource()
6961 RIU_WriteByte(0x330AL, 0x00); // ADC_CLK in HAL_AVD_AFEC_SetClockSource()
6962 RIU_WriteByte(0x330BL, 0x00); in HAL_AVD_AFEC_SetClockSource()
6963 RIU_WriteByte(0x331AL, 0x04); // MPLLDIV10/2=43MHz in HAL_AVD_AFEC_SetClockSource()
6964 RIU_WriteByte(0x331BL, 0x04); // MPLLDIV10/2=43MHz in HAL_AVD_AFEC_SetClockSource()
6965 RIU_WriteByte(0x331CL, 0x00); // MPLLDIV10/2=43MHz in HAL_AVD_AFEC_SetClockSource()
6966 RIU_WriteByte(0x331DL, 0x00); // ADC_CLKOUT=144MHz in HAL_AVD_AFEC_SetClockSource()
6969 RIU_WriteByte(0x12002L, 0x04); // Enable VIF in HAL_AVD_AFEC_SetClockSource()
6970 RIU_WriteByte(0x12003L, 0x00); in HAL_AVD_AFEC_SetClockSource()
6973 RIU_WriteByte(0x1286AL, 0x04); // Reset MPLL in HAL_AVD_AFEC_SetClockSource()
6974 RIU_WriteByte(0x1286BL, 0x1E); in HAL_AVD_AFEC_SetClockSource()
6975 RIU_WriteByte(0x1286AL, 0x04); // Disable MPLL reset in HAL_AVD_AFEC_SetClockSource()
6976 RIU_WriteByte(0x1286BL, 0x06); in HAL_AVD_AFEC_SetClockSource()
6977 RIU_WriteByte(0x12869L, 0x00); // BY 20090715, ATSC will overwrite this value in HAL_AVD_AFEC_SetClockSource()
6978 RIU_WriteByte(0x12866L, 0x02); // Set MPLL_LOOP_DIV_FIRST and SECOND in HAL_AVD_AFEC_SetClockSource()
6979 RIU_WriteByte(0x12867L, 0x09); in HAL_AVD_AFEC_SetClockSource()
6980 RIU_WriteByte(0x12860L, 0x00); // Set MPLL_ADC_DIV_SEL in HAL_AVD_AFEC_SetClockSource()
6981 RIU_WriteByte(0x12861L, 0x06); in HAL_AVD_AFEC_SetClockSource()
6982 RIU_WriteByte(0x12802L, 0x1C); // Set IMUXS QMUXS in HAL_AVD_AFEC_SetClockSource()
6983 RIU_WriteByte(0x12803L, 0x11); in HAL_AVD_AFEC_SetClockSource()
6984 RIU_WriteByte(0x12818L, 0x00); // Set enable ADC clock in HAL_AVD_AFEC_SetClockSource()
6985 RIU_WriteByte(0x12819L, 0x00); in HAL_AVD_AFEC_SetClockSource()
6986 RIU_WriteByte(0x12840L, 0x60); // Disable PWDN_REF in HAL_AVD_AFEC_SetClockSource()
6987 RIU_WriteByte(0x12841L, 0x00); in HAL_AVD_AFEC_SetClockSource()
6988 RIU_WriteByte(0x12816L, 0x05); in HAL_AVD_AFEC_SetClockSource()
6989 RIU_WriteByte(0x12817L, 0x05); in HAL_AVD_AFEC_SetClockSource()
6992 RIU_WriteByte(0x12802L, 0x0C); in HAL_AVD_AFEC_SetClockSource()
6993 RIU_WriteByte(0x12803L, 0x10); in HAL_AVD_AFEC_SetClockSource()
7062 RIU_WriteByte (L_BK_ADC_ATOP(0x40), in HAL_AVD_AFEC_SetInput()
7065 RIU_WriteByte (L_BK_ADC_ATOP(0x42), 0xEC); // i.e. 0x83 in HAL_AVD_AFEC_SetInput()
7070 RIU_WriteByte (L_BK_ADC_ATOP(0x40), in HAL_AVD_AFEC_SetInput()
7073 RIU_WriteByte (L_BK_ADC_ATOP(0x42), 0xEC); // i.e. 0x83 in HAL_AVD_AFEC_SetInput()
7079 RIU_WriteByte (L_BK_ADC_ATOP(0x42), 0xEC); // i.e. 0x83 in HAL_AVD_AFEC_SetInput()
7096 RIU_WriteByte( BK_AFEC_1A, ( RIU_ReadByte( BK_AFEC_1A ) ) & ~0xC0 ); // disable SV input in HAL_AVD_AFEC_SetInput()
7099 RIU_WriteByte( BK_AFEC_7F, 0x65); // Switch to Comb Y/U/V 444 input. in HAL_AVD_AFEC_SetInput()
7116 RIU_WriteByte( BK_AFEC_1A, ( RIU_ReadByte( BK_AFEC_1A ) ) & ~0xC0 ); // disable SV input in HAL_AVD_AFEC_SetInput()
7119 RIU_WriteByte( BK_AFEC_7F, 0x65); // Switch to Comb Y/U/V 444 input. in HAL_AVD_AFEC_SetInput()
7138 RIU_WriteByte( BK_AFEC_1A, ( RIU_ReadByte(BK_AFEC_1A) )| 0xC0); // Enable SV input in HAL_AVD_AFEC_SetInput()
7141 … RIU_WriteByte( BK_AFEC_7F, 0x65); // Switch to Comb Y/U/V 444 input. <- 0x65 used in Saturn in HAL_AVD_AFEC_SetInput()
7157 RIU_WriteByte( BK_AFEC_1A, ( RIU_ReadByte( BK_AFEC_1A ) ) & ~0xC0 ); // disable SV input in HAL_AVD_AFEC_SetInput()
7160 RIU_WriteByte (H_BK_ADC_ATOP(0x44), 0xFF); // i.e. ATOP 0x88 in HAL_AVD_AFEC_SetInput()
7161 RIU_WriteByte (L_BK_ADC_ATOP(0x44), 0x10); // i.e. ATOP 0x87 in HAL_AVD_AFEC_SetInput()
7162 RIU_WriteByte (L_BK_ADC_ATOP(0x41), 0x18); // i.e. ATOP 0x81 in HAL_AVD_AFEC_SetInput()
7163 RIU_WriteByte (H_BK_ADC_ATOP(0x41), 0x40); // i.e. ATOP 0x82 in HAL_AVD_AFEC_SetInput()
7164 RIU_WriteByte (H_BK_ADC_ATOP(0x43), 0x2E); // i.e. ATOP 0x85 in HAL_AVD_AFEC_SetInput()
7165 RIU_WriteByte (L_BK_ADC_ATOP(0x43), 0x30); // i.e. ATOP 0x84 in HAL_AVD_AFEC_SetInput()
7167 RIU_WriteByte (L_BK_ADC_ATOP(0x1C), RIU_ReadByte(L_BK_ADC_ATOP(0x1C)) & 0xE0); in HAL_AVD_AFEC_SetInput()
7168 …RIU_WriteByte (L_BK_ADC_ATOP(0x2C), 0x00); // i.e. ATOP 0x58 set VClamp to VCLAMP_RGB_ClampGnd (i.… in HAL_AVD_AFEC_SetInput()
7169 RIU_WriteByte (H_BK_ADC_ATOP(0x1C), 0x40); // i.e. ATOP 0x37 in HAL_AVD_AFEC_SetInput()
7170 RIU_WriteByte (L_BK_ADC_ATOP(0x4C), 0xA1); // i.e. ATOP 0x98 in HAL_AVD_AFEC_SetInput()
7174 RIU_WriteByte (L_BK_ADC_DTOP(0x0B), 0xFF); // i.e. DTOP 0x14 set clamp placement in HAL_AVD_AFEC_SetInput()
7175 RIU_WriteByte (H_BK_ADC_DTOP(0x0B), 0x40); // i.e. DTOP 0x15 set clamp duration in HAL_AVD_AFEC_SetInput()
7176 RIU_WriteByte (L_BK_ADC_DTOP(0x07), 0x8A); // i.e. DTOP 0x0D in HAL_AVD_AFEC_SetInput()
7177 RIU_WriteByte (L_BK_ADC_DTOP(0x10), 0x00); // i.e. DTOP 0x20 in HAL_AVD_AFEC_SetInput()
7179 RIU_WriteByte(BK_AFEC_7F, 0x66); // Switch to Comb Y/U/V 444 input. in HAL_AVD_AFEC_SetInput()
7205 RIU_WriteByte(BK_AFEC_8F,0x3D); in HAL_AVD_AFEC_SetInput()
7206 RIU_WriteByte(BK_AFEC_20,0xBC); in HAL_AVD_AFEC_SetInput()
7207 RIU_WriteByte(BK_AFEC_21,0x1D); in HAL_AVD_AFEC_SetInput()
7215 RIU_WriteByte(BK_AFEC_8F,0x19); in HAL_AVD_AFEC_SetInput()
7216 RIU_WriteByte(BK_AFEC_20,0xB0); in HAL_AVD_AFEC_SetInput()
7217 RIU_WriteByte(BK_AFEC_21,0x19); in HAL_AVD_AFEC_SetInput()
7231 RIU_WriteByte(BK_AFEC_8F,0x19); in HAL_AVD_AFEC_SetInput()
7232 RIU_WriteByte(BK_AFEC_20,0xB0); in HAL_AVD_AFEC_SetInput()
7233 RIU_WriteByte(BK_AFEC_21,0x19); in HAL_AVD_AFEC_SetInput()
7314 RIU_WriteByte(BK_AFEC_A1, 0x6A); in HAL_AVD_AFEC_SetHTotal()
7315 RIU_WriteByte(BK_AFEC_A0, 0x3C); in HAL_AVD_AFEC_SetHTotal()
7325 RIU_WriteByte(BK_AFEC_9D, u32Mid >> 3); in HAL_AVD_AFEC_SetHTotal()
7326 RIU_WriteByte(BK_AFEC_9E, (MS_U8)(u32Mid &0x07) << 5); in HAL_AVD_AFEC_SetHTotal()
7329 RIU_WriteByte(BK_AFEC_9D, u32HTotal >> 3); in HAL_AVD_AFEC_SetHTotal()
7330 RIU_WriteByte(BK_AFEC_9E, (MS_U8)(u32HTotal & 0x07) << 5); in HAL_AVD_AFEC_SetHTotal()
7332 RIU_WriteByte(BK_AFEC_A1, u8A1Backup); in HAL_AVD_AFEC_SetHTotal()
7333 RIU_WriteByte(BK_AFEC_A0, u8A0Backup); in HAL_AVD_AFEC_SetHTotal()
7391 RIU_WriteByte(BK_AFEC_7B, u8BT656Width); // 656_HDES in HAL_AVD_AFEC_SetBT656Width()
7560 RIU_WriteByte (BK_AFEC_44, u8AgcFineGain); in HAL_AVD_AFEC_AGCSetFineGain()
7584 RIU_WriteByte (BK_AFEC_D7, u8ColorKillLevel); in HAL_AVD_AFEC_SetColorKillLevel()
7601 RIU_WriteByte (BK_AFEC_99, (eVDHsyncSensitivityTuning.u8DetectWinAfterLock & 0x0F) << 4 in HAL_AVD_AFEC_SetHsyncSensitivity()
7656 RIU_WriteByte(BK_AFEC_E3, u8Value); // decrease color stripe threshold for non-standard signals in HAL_AVD_AFEC_SetColorStripe()
7673 RIU_WriteByte(BK_COMB_E0,0xff); in HAL_AVD_COMB_Get3dCombTimingCheck()
7702 …RIU_WriteByte(BK_COMB_3F,(u32COMB_3D_Addr>> 4) & 0xFF); // <-<<< set 3D COMB BUF S… in HAL_AVD_COMB_SetMemoryProtect()
7703 …RIU_WriteByte(BK_COMB_3E,(u32COMB_3D_Addr >> 12) & 0xFF); // <-<<< set 3D COMB BUF S… in HAL_AVD_COMB_SetMemoryProtect()
7704 …RIU_WriteByte(BK_COMB_3D,(u32COMB_3D_Addr >> 20) & 0xFF); // <-<<< set 3D COMB BUF S… in HAL_AVD_COMB_SetMemoryProtect()
7705 …RIU_WriteByte(BK_COMB_67,(u32COMB_3D_Addr >> 28) & 0x07); // 20141104 Dia Add Comb_6… in HAL_AVD_COMB_SetMemoryProtect()
7707 …RIU_WriteByte(BK_COMB_68,(u32COMB_3D_Addr+u32COMB_3D_Len) >> 28); // 20110721 Brian Add Com… in HAL_AVD_COMB_SetMemoryProtect()
7708 …RIU_WriteByte(BK_COMB_88,(u32COMB_3D_Addr+u32COMB_3D_Len) >> 20); // COMB memory protect add… in HAL_AVD_COMB_SetMemoryProtect()
7709 …RIU_WriteByte(BK_COMB_89,(u32COMB_3D_Addr+u32COMB_3D_Len) >> 12); // COMB memory protect add… in HAL_AVD_COMB_SetMemoryProtect()
7710 …RIU_WriteByte(BK_COMB_8A,(u32COMB_3D_Addr+u32COMB_3D_Len) >> 4); // COMB memory protect add… in HAL_AVD_COMB_SetMemoryProtect()
7799 RIU_WriteByte( BK_COMB_57, u8COMB57 ); in HAL_AVD_COMB_Set3dCombSpeed()
7800 RIU_WriteByte( BK_COMB_58, u8COMB58 ); in HAL_AVD_COMB_Set3dCombSpeed()
7818 RIU_WriteByte(BK_COMB_55, u8Threshold); in HAL_AVD_COMB_Set3dDetectionTolerance()
7838 RIU_WriteByte(BK_COMB_9F, 0xc8); in HAL_AVD_COMB_Set3dFineTune()
7839 RIU_WriteByte(BK_COMB_ED, 0x82); in HAL_AVD_COMB_Set3dFineTune()
7844 RIU_WriteByte(BK_COMB_9F, 0xc6); in HAL_AVD_COMB_Set3dFineTune()
7845 RIU_WriteByte(BK_COMB_ED, 0x80); in HAL_AVD_COMB_Set3dFineTune()
7863 RIU_WriteByte( BK_COMB_F2, u8Value ); in HAL_AVD_COMB_SetF2()
7891 RIU_WriteByte(BK_COMB_C0,0x60); in HAL_AVD_COMB_SetNonStandardFSC()
7904 RIU_WriteByte(BK_COMB_C0,0xA0); in HAL_AVD_COMB_SetNonStandardFSC()
8053 RIU_WriteByte( BK_COMB_5A, u8Tolerance); in HAL_AVD_COMB_SetHsyncTolerance()
8073 …RIU_WriteByte(BK_COMB_68,(g_u32COMB_3D_Addr+g_u32COMB_3D_Len) >> 28); // 20110721 Brian Add… in HAL_AVD_COMB_SetMemoryRequest()
8074 …RIU_WriteByte(BK_COMB_88,(g_u32COMB_3D_Addr+g_u32COMB_3D_Len) >> 20); // COMB memory protect… in HAL_AVD_COMB_SetMemoryRequest()
8075 …RIU_WriteByte(BK_COMB_89,(g_u32COMB_3D_Addr+g_u32COMB_3D_Len) >> 12); // COMB memory protect… in HAL_AVD_COMB_SetMemoryRequest()
8076 …RIU_WriteByte(BK_COMB_8A,(g_u32COMB_3D_Addr+g_u32COMB_3D_Len) >> 4); // COMB memory protect… in HAL_AVD_COMB_SetMemoryRequest()
8085 …RIU_WriteByte(BK_COMB_68,(g_u32COMB_3D_Addr) >> 28); // 20110721 Brian Add Comb_68[2:0] Enh… in HAL_AVD_COMB_SetMemoryRequest()
8086 … RIU_WriteByte(BK_COMB_88,(g_u32COMB_3D_Addr) >> 20); // COMB memory protect address - H in HAL_AVD_COMB_SetMemoryRequest()
8087 … RIU_WriteByte(BK_COMB_89,(g_u32COMB_3D_Addr) >> 12); // COMB memory protect address - M in HAL_AVD_COMB_SetMemoryRequest()
8088 … RIU_WriteByte(BK_COMB_8A,(g_u32COMB_3D_Addr) >> 4); // COMB memory protect address - L in HAL_AVD_COMB_SetMemoryRequest()
8166 RIU_WriteByte( u16Addr ,u8Value); in HAL_AVD_SetReg()
8213 RIU_WriteByte(BK_AFEC_4F, 0x76); in HAL_AVD_AFEC_BackPorchWindowPosition()
8218 RIU_WriteByte(BK_AFEC_4F, 0x50); in HAL_AVD_AFEC_BackPorchWindowPosition()
8223 RIU_WriteByte(BK_AFEC_4F, u8Value); in HAL_AVD_AFEC_BackPorchWindowPosition()
8271 RIU_WriteByte(BK_AFEC_80, 0x17); in HAL_AVD_ShiftClk()
8272 RIU_WriteByte(BK_AFEC_81, 0x77); in HAL_AVD_ShiftClk()
8273 RIU_WriteByte(BK_AFEC_82, 0x78); in HAL_AVD_ShiftClk()
8274 RIU_WriteByte(BK_AFEC_8F, 0x0D); in HAL_AVD_ShiftClk()
8277 RIU_WriteByte(BK_AFEC_80, 0x12); in HAL_AVD_ShiftClk()
8278 RIU_WriteByte(BK_AFEC_81, 0xF2); in HAL_AVD_ShiftClk()
8279 RIU_WriteByte(BK_AFEC_82, 0x37); in HAL_AVD_ShiftClk()
8280 RIU_WriteByte(BK_AFEC_8F, 0x0D); in HAL_AVD_ShiftClk()
8283 RIU_WriteByte(BK_AFEC_80, 0x17); in HAL_AVD_ShiftClk()
8284 RIU_WriteByte(BK_AFEC_81, 0x7E); in HAL_AVD_ShiftClk()
8285 RIU_WriteByte(BK_AFEC_82, 0x13); in HAL_AVD_ShiftClk()
8286 RIU_WriteByte(BK_AFEC_8F, 0x0D); in HAL_AVD_ShiftClk()
8289 RIU_WriteByte(BK_AFEC_80, 0x17); in HAL_AVD_ShiftClk()
8290 RIU_WriteByte(BK_AFEC_81, 0x73); in HAL_AVD_ShiftClk()
8291 RIU_WriteByte(BK_AFEC_82, 0x41); in HAL_AVD_ShiftClk()
8292 RIU_WriteByte(BK_AFEC_8F, 0x0D); in HAL_AVD_ShiftClk()
8295 RIU_WriteByte(BK_AFEC_80, 0x13); in HAL_AVD_ShiftClk()
8296 RIU_WriteByte(BK_AFEC_81, 0x9A); in HAL_AVD_ShiftClk()
8297 RIU_WriteByte(BK_AFEC_82, 0x41); in HAL_AVD_ShiftClk()
8298 RIU_WriteByte(BK_AFEC_8F, 0x0D); in HAL_AVD_ShiftClk()
8301 RIU_WriteByte(BK_AFEC_80, 0x12); in HAL_AVD_ShiftClk()
8302 RIU_WriteByte(BK_AFEC_81, 0xF2); in HAL_AVD_ShiftClk()
8303 RIU_WriteByte(BK_AFEC_82, 0x37); in HAL_AVD_ShiftClk()
8304 RIU_WriteByte(BK_AFEC_8F, 0x0D); in HAL_AVD_ShiftClk()
8313 RIU_WriteByte(BK_AFEC_80, 0x18); in HAL_AVD_ShiftClk()
8314 RIU_WriteByte(BK_AFEC_81, 0xCE); in HAL_AVD_ShiftClk()
8315 RIU_WriteByte(BK_AFEC_82, 0xC0); in HAL_AVD_ShiftClk()
8316 RIU_WriteByte(BK_AFEC_8F, 0x0D); in HAL_AVD_ShiftClk()
8319 RIU_WriteByte(BK_AFEC_80, 0x14); in HAL_AVD_ShiftClk()
8320 RIU_WriteByte(BK_AFEC_81, 0x07); in HAL_AVD_ShiftClk()
8321 RIU_WriteByte(BK_AFEC_82, 0x5F); in HAL_AVD_ShiftClk()
8322 RIU_WriteByte(BK_AFEC_8F, 0x0D); in HAL_AVD_ShiftClk()
8325 RIU_WriteByte(BK_AFEC_80, 0x18); in HAL_AVD_ShiftClk()
8326 RIU_WriteByte(BK_AFEC_81, 0xD5); in HAL_AVD_ShiftClk()
8327 RIU_WriteByte(BK_AFEC_82, 0xBD); in HAL_AVD_ShiftClk()
8328 RIU_WriteByte(BK_AFEC_8F, 0x0D); in HAL_AVD_ShiftClk()
8331 RIU_WriteByte(BK_AFEC_80, 0x18); in HAL_AVD_ShiftClk()
8332 RIU_WriteByte(BK_AFEC_81, 0xCA); in HAL_AVD_ShiftClk()
8333 RIU_WriteByte(BK_AFEC_82, 0x4D); in HAL_AVD_ShiftClk()
8334 RIU_WriteByte(BK_AFEC_8F, 0x0D); in HAL_AVD_ShiftClk()
8337 RIU_WriteByte(BK_AFEC_80, 0x14); in HAL_AVD_ShiftClk()
8338 RIU_WriteByte(BK_AFEC_81, 0xB9); in HAL_AVD_ShiftClk()
8339 RIU_WriteByte(BK_AFEC_82, 0x03); in HAL_AVD_ShiftClk()
8340 RIU_WriteByte(BK_AFEC_8F, 0x0D); in HAL_AVD_ShiftClk()
8343 RIU_WriteByte(BK_AFEC_80, 0x14); in HAL_AVD_ShiftClk()
8344 RIU_WriteByte(BK_AFEC_81, 0x07); in HAL_AVD_ShiftClk()
8345 RIU_WriteByte(BK_AFEC_82, 0x5F); in HAL_AVD_ShiftClk()
8346 RIU_WriteByte(BK_AFEC_8F, 0x0D); in HAL_AVD_ShiftClk()
8354 RIU_WriteByte(BK_AFEC_8F, 0x3D); in HAL_AVD_ShiftClk()
8358 RIU_WriteByte(BK_AFEC_8F, 0x1D); //AFEC_8F[4]=1, use HW mode default is 43.2Mz in HAL_AVD_ShiftClk()