Lines Matching refs:u32FQEng
147 void HAL_FQ_PVR_SetBuf(MS_U32 u32FQEng, MS_PHYADDR u32StartAddr, MS_U32 u32BufSize) in HAL_FQ_PVR_SetBuf() argument
154 FQ32_W(&(_REGFIQ[u32FQEng].str2mi_head), MIU_FQ(phyMiuOffsetFQBuf) & FIQ_STR2MI2_ADDR_MASK); in HAL_FQ_PVR_SetBuf()
155 FQ32_W(&(_REGFIQ[u32FQEng].str2mi_tail), MIU_FQ(u32EndAddr) & FIQ_STR2MI2_ADDR_MASK); in HAL_FQ_PVR_SetBuf()
156 FQ32_W(&(_REGFIQ[u32FQEng].str2mi_mid), MIU_FQ(phyMiuOffsetFQBuf) & FIQ_STR2MI2_ADDR_MASK); in HAL_FQ_PVR_SetBuf()
159 void HAL_FQ_PVR_SetRushAddr(MS_U32 u32FQEng, MS_PHYADDR u32RushAddr) in HAL_FQ_PVR_SetRushAddr() argument
161 FQ32_W(&(_REGFIQ[u32FQEng].rush_addr), MIU_FQ(u32RushAddr) & FIQ_STR2MI2_ADDR_MASK); in HAL_FQ_PVR_SetRushAddr()
164 void HAL_FQ_PVR_Start(MS_U32 u32FQEng) in HAL_FQ_PVR_Start() argument
167 …FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config0), _SET_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_config… in HAL_FQ_PVR_Start()
168 …FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config0), _CLR_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_config… in HAL_FQ_PVR_Start()
171 …FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config0), _SET_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_config… in HAL_FQ_PVR_Start()
174 void HAL_FQ_PVR_Stop(MS_U32 u32FQEng) in HAL_FQ_PVR_Stop() argument
176 …FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config0), _CLR_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_config… in HAL_FQ_PVR_Stop()
179 void HAL_FQ_Rush_Enable(MS_U32 u32FQEng) in HAL_FQ_Rush_Enable() argument
181 …FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config0), _SET_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_config… in HAL_FQ_Rush_Enable()
182 …FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config0), _CLR_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_config… in HAL_FQ_Rush_Enable()
185 void HAL_FQ_Bypass(MS_U32 u32FQEng, MS_U8 u8Bypass) in HAL_FQ_Bypass() argument
189 …FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config11), _SET_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_confi… in HAL_FQ_Bypass()
193 …FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config11), _CLR_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_confi… in HAL_FQ_Bypass()
197 void HAL_FQ_SWReset(MS_U32 u32FQEng, MS_U8 u8Reset) in HAL_FQ_SWReset() argument
201 …FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config0), _CLR_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_config… in HAL_FQ_SWReset()
205 …FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config0), _SET_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_config… in HAL_FQ_SWReset()
209 void HAL_FQ_AddrMode(MS_U32 u32FQEng, MS_U8 u8AddrMode) in HAL_FQ_AddrMode() argument
213 …FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config0), _SET_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_config… in HAL_FQ_AddrMode()
217 …FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config0), _CLR_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_config… in HAL_FQ_AddrMode()
221 MS_U32 HAL_FQ_GetRead(MS_U32 u32FQEng) in HAL_FQ_GetRead() argument
223 …FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config0), _SET_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_config… in HAL_FQ_GetRead()
224 …FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config0), _CLR_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_config… in HAL_FQ_GetRead()
226 return (_HAL_REG32_R(&(_REGFIQ[u32FQEng].Fiq2mi2_radr_r)) << MIU_BUS); in HAL_FQ_GetRead()
229 MS_U32 HAL_FQ_GetWrite(MS_U32 u32FQEng) in HAL_FQ_GetWrite() argument
231 …FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config0), _SET_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_config… in HAL_FQ_GetWrite()
232 …FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config0), _CLR_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_config… in HAL_FQ_GetWrite()
234 return (_HAL_REG32_R(&(_REGFIQ[u32FQEng].str2mi2_wadr_r)) << MIU_BUS); in HAL_FQ_GetWrite()
244 void HAL_FQ_SkipRushData(MS_U32 u32FQEng, MS_U16 u16SkipPath) in HAL_FQ_SkipRushData() argument
246 …FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config11), _CLR_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_confi… in HAL_FQ_SkipRushData()
247 …FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config11), _SET_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_confi… in HAL_FQ_SkipRushData()
250 void HAL_FQ_INT_Enable(MS_U32 u32FQEng, MS_U16 u16Mask) in HAL_FQ_INT_Enable() argument
252 …FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config16), _SET_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_conf… in HAL_FQ_INT_Enable()
255 void HAL_FQ_INT_Disable(MS_U32 u32FQEng, MS_U16 u16Mask) in HAL_FQ_INT_Disable() argument
257 …FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config16), _CLR_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_confi… in HAL_FQ_INT_Disable()
260 MS_U16 HAL_FQ_INT_GetHW(MS_U32 u32FQEng) in HAL_FQ_INT_GetHW() argument
262 return _HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_config16)) & FIQ_CFG16_INT_STATUS_MASK; in HAL_FQ_INT_GetHW()
265 void HAL_FQ_INT_ClrHW(MS_U32 u32FQEng, MS_U16 u16Mask) in HAL_FQ_INT_ClrHW() argument
267 …FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config16), _CLR_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_confi… in HAL_FQ_INT_ClrHW()
270 void HAL_FQ_Timestamp_Sel(MS_U32 u32FQEng, MS_BOOL bSet) //0: 90K , 1: 27M in HAL_FQ_Timestamp_Sel() argument
274 …FQ16_W(&(_REGFIQ[u32FQEng].REG_FIQ0_CFG2), _SET_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].REG_FIQ0_CFG2)),… in HAL_FQ_Timestamp_Sel()
278 …FQ16_W(&(_REGFIQ[u32FQEng].REG_FIQ0_CFG2), _CLR_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].REG_FIQ0_CFG2)),… in HAL_FQ_Timestamp_Sel()
282 MS_U32 HAL_FQ_GetPVRTimeStamp(MS_U32 u32FQEng) in HAL_FQ_GetPVRTimeStamp() argument
286 …FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config11), _SET_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_confi… in HAL_FQ_GetPVRTimeStamp()
287 u32Timestamp = _HAL_REG32_R(&(_REGFIQ[u32FQEng].lpcr1)); in HAL_FQ_GetPVRTimeStamp()
288 …FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config11), _CLR_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_confi… in HAL_FQ_GetPVRTimeStamp()
293 void HAL_FQ_SetPVRTimeStamp(MS_U32 u32FQEng , MS_U32 u32Stamp) in HAL_FQ_SetPVRTimeStamp() argument
295 …FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config11), _SET_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_confi… in HAL_FQ_SetPVRTimeStamp()
296 FQ32_W(&(_REGFIQ[u32FQEng].lpcr1), u32Stamp); in HAL_FQ_SetPVRTimeStamp()
297 …FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config11), _CLR_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_confi… in HAL_FQ_SetPVRTimeStamp()