Lines Matching refs:u16
77 u16 ceter; /* QE timer event register */
79 u16 cetmr; /* QE timers mask register */
86 u16 cercr; /* QE RAM control register */
89 u16 ceexe1; /* QE external request 1 event register */
91 u16 ceexm1; /* QE external request 1 mask register */
93 u16 ceexe2; /* QE external request 2 event register */
95 u16 ceexm2; /* QE external request 2 mask register */
97 u16 ceexe3; /* QE external request 3 event register */
99 u16 ceexm3; /* QE external request 3 mask register */
101 u16 ceexe4; /* QE external request 4 event register */
103 u16 ceexm4; /* QE external request 4 mask register */
128 u16 gtmdr1; /* Timer 1 mode register */
129 u16 gtmdr2; /* Timer 2 mode register */
130 u16 gtrfr1; /* Timer 1 reference register */
131 u16 gtrfr2; /* Timer 2 reference register */
132 u16 gtcpr1; /* Timer 1 capture register */
133 u16 gtcpr2; /* Timer 2 capture register */
134 u16 gtcnr1; /* Timer 1 counter */
135 u16 gtcnr2; /* Timer 2 counter */
136 u16 gtmdr3; /* Timer 3 mode register */
137 u16 gtmdr4; /* Timer 4 mode register */
138 u16 gtrfr3; /* Timer 3 reference register */
139 u16 gtrfr4; /* Timer 4 reference register */
140 u16 gtcpr3; /* Timer 3 capture register */
141 u16 gtcpr4; /* Timer 4 capture register */
142 u16 gtcnr3; /* Timer 3 counter */
143 u16 gtcnr4; /* Timer 4 counter */
144 u16 gtevr1; /* Timer 1 event register */
145 u16 gtevr2; /* Timer 2 event register */
146 u16 gtevr3; /* Timer 3 event register */
147 u16 gtevr4; /* Timer 4 event register */
148 u16 gtps; /* Timer 1 prescale register */
193 u16 siamr1; /* SI1 TDMA mode register */
194 u16 sibmr1; /* SI1 TDMB mode register */
195 u16 sicmr1; /* SI1 TDMC mode register */
196 u16 sidmr1; /* SI1 TDMD mode register */
203 u16 sirsr1_h; /* SI1 RAM shadow address register high */
213 u16 siemr1; /* SI1 TDME mode register 16 bits */
214 u16 sifmr1; /* SI1 TDMF mode register 16 bits */
215 u16 sigmr1; /* SI1 TDMG mode register 16 bits */
216 u16 sihmr1; /* SI1 TDMH mode register 16 bits */
223 u16 sirsr1_l; /* SI1 RAM shadow address register low 16 bits */
251 u16 usb_usep1;
252 u16 usb_usep2;
253 u16 usb_usep3;
254 u16 usb_usep4;
256 u16 usb_usber;
258 u16 usb_usbmr;
261 u16 usb_ussft;
263 u16 usb_usfrn;
280 u16 upsmr; /* UCCx protocol-specific mode register */
282 u16 utodr; /* UCCx transmit on demand register */
283 u16 udsr; /* UCCx data synchronization register */
284 u16 ucce; /* UCCx event register */
286 u16 uccm; /* UCCx mask register */
290 u16 utpt;
325 u16 uescr; /* UCC Ethernet statistics control reg */
354 u16 txcf; /* Total number of PAUSE control frames
384 u16 utodr; /* UCCx transmit on demand register */
386 u16 udsr; /* UCCx data synchronization register */
393 u16 urfs; /* UCC receive FIFO size */
395 u16 urfet; /* UCC receive FIFO emergency threshold */
396 u16 urfset; /* UCC receive FIFO special emergency
399 u16 utfs; /* UCC transmit FIFO size */
401 u16 utfet; /* UCC transmit FIFO emergency threshold */
403 u16 utftt; /* UCC transmit FIFO transmit threshold */
405 u16 utpt; /* UCC transmit polling timer */
457 u16 uprp1;
458 u16 uprp2;
459 u16 uprp3;
460 u16 uprp4;
462 u16 uptirr1_0; /* Device 1 transmit internal rate 0 */
463 u16 uptirr1_1; /* Device 1 transmit internal rate 1 */
464 u16 uptirr1_2; /* Device 1 transmit internal rate 2 */
465 u16 uptirr1_3; /* Device 1 transmit internal rate 3 */
466 u16 uptirr2_0; /* Device 2 transmit internal rate 0 */
467 u16 uptirr2_1; /* Device 2 transmit internal rate 1 */
468 u16 uptirr2_2; /* Device 2 transmit internal rate 2 */
469 u16 uptirr2_3; /* Device 2 transmit internal rate 3 */
470 u16 uptirr3_0; /* Device 3 transmit internal rate 0 */
471 u16 uptirr3_1; /* Device 3 transmit internal rate 1 */
472 u16 uptirr3_2; /* Device 3 transmit internal rate 2 */
473 u16 uptirr3_3; /* Device 3 transmit internal rate 3 */
474 u16 uptirr4_0; /* Device 4 transmit internal rate 0 */
475 u16 uptirr4_1; /* Device 4 transmit internal rate 1 */
476 u16 uptirr4_2; /* Device 4 transmit internal rate 2 */
477 u16 uptirr4_3; /* Device 4 transmit internal rate 3 */