Lines Matching refs:dst_fsp

813 			 u32 freq_mhz, u32 dst_fsp, u32 dramtype)  in set_lp4_vref()  argument
871 clrsetbits_le32(pctl_base + UMCTL2_REGS_FREQ(dst_fsp) + in set_lp4_vref()
876 clrsetbits_le32(pctl_base + UMCTL2_REGS_FREQ(dst_fsp) + in set_lp4_vref()
884 struct rv1126_sdram_params *sdram_params, u32 dst_fsp) in set_ds_odt() argument
1090 set_lp4_vref(dram, lp4_info, freq, dst_fsp, dramtype); in set_ds_odt()
1093 mr1_mr3 = readl(pctl_base + UMCTL2_REGS_FREQ(dst_fsp) + in set_ds_odt()
1097 mr1_mr3 = readl(pctl_base + UMCTL2_REGS_FREQ(dst_fsp) + in set_ds_odt()
1165 mr11 = readl(pctl_base + UMCTL2_REGS_FREQ(dst_fsp) + in set_ds_odt()
1177 clrsetbits_le32(pctl_base + UMCTL2_REGS_FREQ(dst_fsp) + in set_ds_odt()
1184 mr22 = readl(pctl_base + UMCTL2_REGS_FREQ(dst_fsp) + in set_ds_odt()
1200 clrsetbits_le32(pctl_base + UMCTL2_REGS_FREQ(dst_fsp) + in set_ds_odt()
1209 clrsetbits_le32(pctl_base + UMCTL2_REGS_FREQ(dst_fsp) + in set_ds_odt()
1216 clrsetbits_le32(pctl_base + UMCTL2_REGS_FREQ(dst_fsp) + in set_ds_odt()
1827 u32 mhz, u32 dst_fsp) in data_training_wr() argument
1919 fsp_param[dst_fsp].vref_dq[cs] = in data_training_wr()
1923 fsp_param[dst_fsp].vref_dq[cs] |= in data_training_wr()
1940 struct rv1126_sdram_params *sdram_params, u32 dst_fsp, in data_training() argument
1975 sdram_params->base.ddr_freq, dst_fsp); in data_training()
3012 u32 dst_fsp, u32 dst_fsp_lp4) in pre_set_rate() argument
3029 pctl_base + UMCTL2_REGS_FREQ(dst_fsp) + in pre_set_rate()
3040 tmp = readl(pctl_base + UMCTL2_REGS_FREQ(dst_fsp) + DDR_PCTL2_RFSHTMG); in pre_set_rate()
3043 pctl_base + UMCTL2_REGS_FREQ(dst_fsp) + DDR_PCTL2_RFSHTMG); in pre_set_rate()
3049 if (dst_fsp == 0) in pre_set_rate()
3052 phy_offset = PHY_REG(0, 0x387 - 5 + (dst_fsp - 1) * 3); in pre_set_rate()
3068 set_ds_odt(dram, sdram_params, dst_fsp); in pre_set_rate()
3070 mr_tmp = readl(pctl_base + UMCTL2_REGS_FREQ(dst_fsp) + in pre_set_rate()
3089 mr_tmp = readl(pctl_base + UMCTL2_REGS_FREQ(dst_fsp) + in pre_set_rate()
3104 mr_tmp = readl(pctl_base + UMCTL2_REGS_FREQ(dst_fsp) + in pre_set_rate()
3117 mr_tmp = readl(pctl_base + UMCTL2_REGS_FREQ(dst_fsp) + in pre_set_rate()
3136 static void save_fsp_param(struct dram_info *dram, u32 dst_fsp, in save_fsp_param() argument
3141 struct rv1126_fsp_param *p_fsp_param = &fsp_param[dst_fsp]; in save_fsp_param()
3173 temp = readl(pctl_base + UMCTL2_REGS_FREQ(dst_fsp) + in save_fsp_param()
3180 temp = readl(pctl_base + UMCTL2_REGS_FREQ(dst_fsp) + in save_fsp_param()
3187 temp = readl(pctl_base + UMCTL2_REGS_FREQ(dst_fsp) + in save_fsp_param()
3196 temp = readl(pctl_base + UMCTL2_REGS_FREQ(dst_fsp) + in save_fsp_param()
3201 temp = readl(pctl_base + UMCTL2_REGS_FREQ(dst_fsp) + in save_fsp_param()
3382 u32 freq, u32 cur_freq, u32 dst_fsp, in ddr_set_rate() argument
3401 pre_set_rate(dram, sdram_params_new, dst_fsp, dst_fsp_lp4); in ddr_set_rate()
3409 dst_init3 = readl(pctl_base + UMCTL2_REGS_FREQ(dst_fsp) + in ddr_set_rate()
3454 setbits_le32(pctl_base + UMCTL2_REGS_FREQ(dst_fsp) + DDR_PCTL2_ZQCTL0, in ddr_set_rate()
3492 clrsetbits_le32(pctl_base + DDR_PCTL2_MSTR2, 0x3, dst_fsp); in ddr_set_rate()
3495 clrsetbits_le32(PHY_REG(phy_base, 0xc), 0x3 << 2, dst_fsp << 2); in ddr_set_rate()
3502 mr_tmp = readl(pctl_base + UMCTL2_REGS_FREQ(dst_fsp) + DDR_PCTL2_INIT4); in ddr_set_rate()
3535 mr_tmp = readl(pctl_base + UMCTL2_REGS_FREQ(dst_fsp) + in ddr_set_rate()
3546 mr_tmp = readl(pctl_base + UMCTL2_REGS_FREQ(dst_fsp) + in ddr_set_rate()
3571 high_freq_training(dram, sdram_params_new, dst_fsp); in ddr_set_rate()
3574 save_fsp_param(dram, dst_fsp, sdram_params_new); in ddr_set_rate()