Lines Matching +full:hnp +full:- +full:disable
5 * Dante Su <dantesu@faraday-tech.com>
7 * SPDX-License-Identifier: GPL-2.0+
17 } hccr; /* 0x00 - 0x0f: hccr */
20 } hcor; /* 0x10 - 0x33: hcor */
51 uint32_t rxzlp; /* 0x150: Receive Zero-Length-Packet Register */
52 uint32_t txzlp; /* 0x154: Transfer Zero-Length-Packet Register */
55 uint32_t iep[8]; /* 0x160 - 0x17f: IN Endpoint Register */
56 uint32_t oep[8]; /* 0x180 - 0x19f: OUT Endpoint Register */
61 uint32_t fifocsr[4];/* 0x1b0 - 0x1bf: FIFO Control Status Register */
82 #define OTGCSR_DEV_A (0 << 21) /* Acts as A-device */
83 #define OTGCSR_DEV_B (1 << 21) /* Acts as B-device */
86 #define OTGCSR_A_VBUS_VLD (1 << 19) /* A-device VBUS Valid */
87 #define OTGCSR_A_SESS_VLD (1 << 18) /* A-device Session Valid */
88 #define OTGCSR_B_SESS_VLD (1 << 17) /* B-device Session Valid */
89 #define OTGCSR_B_SESS_END (1 << 16) /* B-device Session End */
96 #define OTGCSR_A_SRPR_VBUS (0 << 8) /* A-device: SRP responds to VBUS */
97 #define OTGCSR_A_SRPR_DATA (1 << 8) /* A-device: SRP responds to DATA-LINE */
98 #define OTGCSR_A_SRP_EN (1 << 7) /* A-device SRP detection enabled */
99 #define OTGCSR_A_HNP (1 << 6) /* Set role=A-device with HNP enabled */
100 #define OTGCSR_A_BUSDROP (1 << 5) /* A-device drop bus (power-down) */
101 #define OTGCSR_A_BUSREQ (1 << 4) /* A-device request bus */
102 #define OTGCSR_B_VBUS_DISC (1 << 2) /* B-device discharges VBUS */
103 #define OTGCSR_B_HNP (1 << 1) /* B-device enable HNP */
104 #define OTGCSR_B_BUSREQ (1 << 0) /* B-device request bus */
107 #define OTGISR_APRM (1 << 12) /* Mini-A plug removed */
108 #define OTGISR_BPRM (1 << 11) /* Mini-B plug removed */
109 #define OTGISR_OVD (1 << 10) /* over-current detected */
112 #define OTGISR_BSESSEND (1 << 6) /* B-device Session End */
113 #define OTGISR_AVBUSERR (1 << 5) /* A-device VBUS Error */
114 #define OTGISR_ASRP (1 << 4) /* A-device SRP detected */
115 #define OTGISR_BSRP (1 << 0) /* B-device SRP complete */
118 #define OTGIER_APRM (1 << 12) /* Mini-A plug removed */
119 #define OTGIER_BPRM (1 << 11) /* Mini-B plug removed */
120 #define OTGIER_OVD (1 << 10) /* over-current detected */
123 #define OTGIER_BSESSEND (1 << 6) /* B-device Session End */
124 #define OTGIER_AVBUSERR (1 << 5) /* A-device VBUS Error */
125 #define OTGIER_ASRP (1 << 4) /* A-device SRP detected */
126 #define OTGIER_BSRP (1 << 0) /* B-device SRP complete */
135 #define IMR_IRQLH (1 << 3) /* Interrupt triggered at level-high */
136 #define IMR_IRQLL (0 << 3) /* Interrupt triggered at level-low */
143 #define DEVCTRL_FS_FORCED (1 << 9) /* Forced to be Full-Speed Mode */
151 #define DEVCTRL_RWAKEUP (1 << 0) /* Enable remote wake-up */
168 #define SOFFNR_UFN(x) (((x) >> 11) & 0x7) /* SOF Micro-Frame Number */
176 #define PHYTMSR_TST_SE0NAK (1 << 3) /* High-Speed quiescent state */
177 #define PHYTMSR_TST_KSTA (1 << 2) /* High-Speed K state */
178 #define PHYTMSR_TST_JSTA (1 << 1) /* High-Speed J state */
179 #define PHYTMSR_UNPLUG (1 << 0) /* Enable soft-detachment */
199 /* Group Interrupt Mask(Disable) Register */
200 #define GIMR_GRP2 (1 << 2) /* Disable interrupt group 2 */
201 #define GIMR_GRP1 (1 << 1) /* Disable interrupt group 1 */
202 #define GIMR_GRP0 (1 << 0) /* Disable interrupt group 0 */
205 /* Group Interrupt Mask(Disable) Register 0 (CX) */
209 #define GIMR0_CXOUT (1 << 2) /* EP0-OUT packet interrupt */
210 #define GIMR0_CXIN (1 << 1) /* EP0-IN packet interrupt */
211 #define GIMR0_CXSETUP (1 << 0) /* EP0-SETUP packet interrupt */
214 /* Group Interrupt Mask(Disable) Register 1 (FIFO) */
222 /* Group Interrupt Mask(Disable) Register 2 (Device) */
227 #define GIMR2_ZLPRX (1 << 6) /* Zero-Length-Packet Rx Interrupt */
228 #define GIMR2_ZLPTX (1 << 5) /* Zero-Length-Packet Tx Interrupt */
245 #define GISR0_CXOUT (1 << 2) /* EP0-OUT packet interrupt */
246 #define GISR0_CXIN (1 << 1) /* EP0-IN packet interrupt */
247 #define GISR0_CXSETUP (1 << 0) /* EP0-SETUP packet interrupt */
260 #define GISR2_ZLPRX (1 << 6) /* Zero-Length-Packet Rx Interrupt */
261 #define GISR2_ZLPTX (1 << 5) /* Zero-Length-Packet Tx Interrupt */
268 /* Receive Zero-Length-Packet Register */
269 #define RXZLP_EP(x) (1 << ((x) - 1)) /* EPx ZLP rx interrupt */
271 /* Transfer Zero-Length-Packet Register */
272 #define TXZLP_EP(x) (1 << ((x) - 1)) /* EPx ZLP tx interrupt */
275 #define ISOEASR_EP(x) (0x10001 << ((x) - 1)) /* EPx ISOC Error/Abort */
278 #define IEP_SENDZLP (1 << 15) /* Send Zero-Length-Packet */
280 /* Transaction Number for High-Bandwidth EP(ISOC) */
292 ((fifo) & 3) << (((ep) - 1) << 3 + 0)
294 ((fifo) & 3) << (((ep) - 1) << 3 + 4)
301 #define EPMAP14_DEFAULT 0x33221100 /* EP1->FIFO0, EP2->FIFO1... */
305 ((fifo) & 3) << (((ep) - 5) << 3 + 0)
307 ((fifo) & 3) << (((ep) - 5) << 3 + 4)
314 #define EPMAP58_DEFAULT 0x00000000 /* All EPx->FIFO0 */
324 #define FIFOMAP_DEFAULT 0x04030201 /* FIFO0->EP1, FIFO1->EP2... */
347 #define FIFOCSR_BYTES(x) ((x) & 0x7ff) /* Length(bytes) for OUT-EP/FIFO */