Lines Matching refs:reg_write
36 #define reg_write(a, v) writel(v, a) macro
147 reg_write(®s->ctrl, reg_ctrl); in spi_cfg_mxc()
149 reg_write(®s->ctrl, reg_ctrl); in spi_cfg_mxc()
203 reg_write(®s->ctrl, reg_ctrl); in spi_cfg_mxc()
205 reg_write(®s->cfg, reg_config); in spi_cfg_mxc()
212 reg_write(®s->intr, 0); in spi_cfg_mxc()
213 reg_write(®s->stat, MXC_CSPICTRL_TC | MXC_CSPICTRL_RXOVF); in spi_cfg_mxc()
235 reg_write(®s->ctrl, mxcs->ctrl_reg | MXC_CSPICTRL_EN); in spi_xchg_single()
237 reg_write(®s->cfg, mxcs->cfg_reg); in spi_xchg_single()
241 reg_write(®s->stat, MXC_CSPICTRL_TC | MXC_CSPICTRL_RXOVF); in spi_xchg_single()
258 reg_write(®s->txdata, data); in spi_xchg_single()
279 reg_write(®s->txdata, data); in spi_xchg_single()
284 reg_write(®s->ctrl, mxcs->ctrl_reg | in spi_xchg_single()
299 reg_write(®s->stat, MXC_CSPICTRL_TC | MXC_CSPICTRL_RXOVF); in spi_xchg_single()
382 reg_write(®s->rxdata, 1); in mxc_spi_claim_bus_internal()
389 reg_write(®s->period, MXC_CSPIPERIOD_32KHZ); in mxc_spi_claim_bus_internal()
390 reg_write(®s->intr, 0); in mxc_spi_claim_bus_internal()