Lines Matching refs:clr
96 unsigned int set, clr, clr_src_cpu, clr_pll_con0, clr_src_dmc; in board_clock_init() local
152 clr = CORE_RATIO(7) | COREM0_RATIO(7) | COREM1_RATIO(7) | in board_clock_init()
156 clrsetbits_le32(&clk->div_cpu0, clr, set); in board_clock_init()
168 clr = COPY_RATIO(7) | HPM_RATIO(7) | CORES_RATIO(7); in board_clock_init()
171 clrsetbits_le32(&clk->div_cpu1, clr, set); in board_clock_init()
224 clr = ACP_RATIO(7) | ACP_PCLK_RATIO(7) | DPHY_RATIO(7) | in board_clock_init()
241 clrsetbits_le32(&clk->div_dmc0, clr, set); in board_clock_init()
248 clr = G2D_ACP_RATIO(15) | C2C_RATIO(7) | PWI_RATIO(15) | in board_clock_init()
264 clrsetbits_le32(&clk->div_dmc1, clr, set); in board_clock_init()
271 clr = UART0_SEL(15) | UART1_SEL(15) | UART2_SEL(15) | in board_clock_init()
284 clrsetbits_le32(&clk->src_peril0, clr, set); in board_clock_init()
287 clr = UART0_RATIO(15) | UART1_RATIO(15) | UART2_RATIO(15) | in board_clock_init()
297 clrsetbits_le32(&clk->div_peril0, clr, set); in board_clock_init()
303 clr = MMC0_RATIO(15) | MMC0_PRE_RATIO(255) | MMC1_RATIO(15) | in board_clock_init()
316 clrsetbits_le32(&clk->div_fsys1, clr, set); in board_clock_init()
323 clr = MMC2_RATIO(15) | MMC2_PRE_RATIO(255) | MMC3_RATIO(15) | in board_clock_init()
336 clrsetbits_le32(&clk->div_fsys2, clr, set); in board_clock_init()
343 clr = MMC4_RATIO(15) | MMC4_PRE_RATIO(255); in board_clock_init()
352 clrsetbits_le32(&clk->div_fsys3, clr, set); in board_clock_init()