Lines Matching +full:0 +full:x50000000
14 /* TLB 0 - for temp stack in cache */
15 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR,
17 MAS3_SX|MAS3_SW|MAS3_SR, 0,
18 0, 0, BOOKE_PAGESZ_4K, 0),
19 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
21 MAS3_SX|MAS3_SW|MAS3_SR, 0,
22 0, 0, BOOKE_PAGESZ_4K, 0),
23 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
25 MAS3_SX|MAS3_SW|MAS3_SR, 0,
26 0, 0, BOOKE_PAGESZ_4K, 0),
27 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
29 MAS3_SX|MAS3_SW|MAS3_SR, 0,
30 0, 0, BOOKE_PAGESZ_4K, 0),
37 * SRAM is at 0xfff00000, it covered the 0xfffff000.
41 0, 0, BOOKE_PAGESZ_1M, 1),
45 * space is at 0xfff00000, it covered the 0xfffff000.
50 0, 0, BOOKE_PAGESZ_1M, 1),
52 SET_TLB_ENTRY(1, 0xfffff000, 0xfffff000,
54 0, 0, BOOKE_PAGESZ_4K, 1),
60 0, 1, BOOKE_PAGESZ_16M, 1),
66 0, 2, BOOKE_PAGESZ_256M, 1),
71 0, 3, BOOKE_PAGESZ_1G, 1),
74 SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT + 0x40000000,
75 CONFIG_SYS_PCIE1_MEM_PHYS + 0x40000000,
77 0, 4, BOOKE_PAGESZ_256M, 1),
79 SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT + 0x50000000,
80 CONFIG_SYS_PCIE1_MEM_PHYS + 0x50000000,
82 0, 5, BOOKE_PAGESZ_256M, 1),
87 0, 6, BOOKE_PAGESZ_256K, 1),
92 MAS3_SX|MAS3_SW|MAS3_SR, 0,
93 0, 9, BOOKE_PAGESZ_16M, 1),
94 SET_TLB_ENTRY(1, CONFIG_SYS_BMAN_MEM_BASE + 0x01000000,
95 CONFIG_SYS_BMAN_MEM_PHYS + 0x01000000,
97 0, 10, BOOKE_PAGESZ_16M, 1),
101 MAS3_SX|MAS3_SW|MAS3_SR, 0,
102 0, 11, BOOKE_PAGESZ_16M, 1),
103 SET_TLB_ENTRY(1, CONFIG_SYS_QMAN_MEM_BASE + 0x01000000,
104 CONFIG_SYS_QMAN_MEM_PHYS + 0x01000000,
106 0, 12, BOOKE_PAGESZ_16M, 1),
112 0, 13, BOOKE_PAGESZ_32M, 1),
122 0, 16, BOOKE_PAGESZ_64K, 1),
127 0, 17, BOOKE_PAGESZ_4K, 1),
131 * SRIO_PCIE_BOOT-SLAVE. 1M space from 0xffe00000 for
137 0, 18, BOOKE_PAGESZ_1M, 1),
142 MAS3_SX|MAS3_SW|MAS3_SR, 0,
143 0, 19, BOOKE_PAGESZ_2G, 1)