Lines Matching refs:im

31 	volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;  in fixed_sdram()  local
36 im->sysconf.ddrlaw[0].ar = in fixed_sdram()
38 im->sysconf.ddrlaw[0].bar = CONFIG_SYS_DDR_SDRAM_BASE & 0xfffff000; in fixed_sdram()
43 im->ddr.csbnds[0].csbnds = in fixed_sdram()
47 im->ddr.cs_config[0] = CONFIG_SYS_DDR_CS0_CONFIG; in fixed_sdram()
50 im->ddr.cs_config[1] = 0; in fixed_sdram()
51 im->ddr.cs_config[2] = 0; in fixed_sdram()
52 im->ddr.cs_config[3] = 0; in fixed_sdram()
54 debug("cs0_bnds = 0x%08x\n", im->ddr.csbnds[0].csbnds); in fixed_sdram()
55 debug("cs0_config = 0x%08x\n", im->ddr.cs_config[0]); in fixed_sdram()
57 debug("DDR:bar=0x%08x\n", im->sysconf.ddrlaw[0].bar); in fixed_sdram()
58 debug("DDR:ar=0x%08x\n", im->sysconf.ddrlaw[0].ar); in fixed_sdram()
60 im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1; in fixed_sdram()
61 im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;/* Was "2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT" */ in fixed_sdram()
62 im->ddr.sdram_cfg = SDRAM_CFG_SREN | SDRAM_CFG_SDRAM_TYPE_DDR1; in fixed_sdram()
63 im->ddr.sdram_mode = in fixed_sdram()
65 im->ddr.sdram_interval = in fixed_sdram()
68 im->ddr.sdram_clk_cntl = CONFIG_SYS_DDR_SDRAM_CLK_CNTL; in fixed_sdram()
72 im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN; in fixed_sdram()
74 debug("DDR:timing_cfg_1=0x%08x\n", im->ddr.timing_cfg_1); in fixed_sdram()
75 debug("DDR:timing_cfg_2=0x%08x\n", im->ddr.timing_cfg_2); in fixed_sdram()
76 debug("DDR:sdram_mode=0x%08x\n", im->ddr.sdram_mode); in fixed_sdram()
77 debug("DDR:sdram_interval=0x%08x\n", im->ddr.sdram_interval); in fixed_sdram()
78 debug("DDR:sdram_cfg=0x%08x\n", im->ddr.sdram_cfg); in fixed_sdram()
123 volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR; in dram_init() local
126 volatile ddr83xx_t *ddr = &im->ddr; in dram_init()
129 if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32) im) in dram_init()
133 im->sysconf.ddrlaw[0].bar = CONFIG_SYS_DDR_BASE & LAWBAR_BAR; in dram_init()