Lines Matching full:tmp
49 u32 tmp; in fsl_setup_serdes() local
54 tmp = in_be32(regs + FSL_SRDSCR0_OFFS); in fsl_setup_serdes()
55 tmp &= ~FSL_SRDSCR0_DPP_1V2; in fsl_setup_serdes()
56 out_be32(regs + FSL_SRDSCR0_OFFS, tmp); in fsl_setup_serdes()
59 tmp = in_be32(regs + FSL_SRDSCR2_OFFS); in fsl_setup_serdes()
60 tmp &= ~FSL_SRDSCR2_VDD_1V2; in fsl_setup_serdes()
61 out_be32(regs + FSL_SRDSCR2_OFFS, tmp); in fsl_setup_serdes()
68 tmp = in_be32(regs + FSL_SRDSRSTCTL_OFFS); in fsl_setup_serdes()
69 tmp |= FSL_SRDSRSTCTL_SATA_RESET; in fsl_setup_serdes()
70 out_be32(regs + FSL_SRDSRSTCTL_OFFS, tmp); in fsl_setup_serdes()
72 tmp &= ~FSL_SRDSRSTCTL_SATA_RESET; in fsl_setup_serdes()
73 out_be32(regs + FSL_SRDSRSTCTL_OFFS, tmp); in fsl_setup_serdes()
81 tmp = in_be32(regs + FSL_SRDSCR1_OFFS); in fsl_setup_serdes()
82 tmp &= ~FSL_SRDSCR1_PLLBW; in fsl_setup_serdes()
83 out_be32(regs + FSL_SRDSCR1_OFFS, tmp); in fsl_setup_serdes()
86 tmp = in_be32(regs + FSL_SRDSCR2_OFFS); in fsl_setup_serdes()
87 tmp &= ~FSL_SRDSCR2_SEIC_MASK; in fsl_setup_serdes()
88 tmp |= FSL_SRDSCR2_SEIC_SATA; in fsl_setup_serdes()
89 out_be32(regs + FSL_SRDSCR2_OFFS, tmp); in fsl_setup_serdes()
92 tmp = FSL_SRDSCR3_KFR_SATA | FSL_SRDSCR3_KPH_SATA | in fsl_setup_serdes()
95 out_be32(regs + FSL_SRDSCR3_OFFS, tmp); in fsl_setup_serdes()
98 tmp = rfcks | FSL_SRDSCR4_PROT_SATA; in fsl_setup_serdes()
99 out_be32(regs + FSL_SRDSCR4_OFFS, tmp); in fsl_setup_serdes()
104 tmp = in_be32(regs + FSL_SRDSCR1_OFFS); in fsl_setup_serdes()
105 tmp |= FSL_SRDSCR1_PLLBW; in fsl_setup_serdes()
106 out_be32(regs + FSL_SRDSCR1_OFFS, tmp); in fsl_setup_serdes()
109 tmp = in_be32(regs + FSL_SRDSCR2_OFFS); in fsl_setup_serdes()
110 tmp &= ~FSL_SRDSCR2_SEIC_MASK; in fsl_setup_serdes()
111 tmp |= FSL_SRDSCR2_SEIC_PEX; in fsl_setup_serdes()
112 out_be32(regs + FSL_SRDSCR2_OFFS, tmp); in fsl_setup_serdes()
115 tmp = FSL_SRDSCR3_SDFM_SATA_PEX; in fsl_setup_serdes()
116 out_be32(regs + FSL_SRDSCR3_OFFS, tmp); in fsl_setup_serdes()
119 tmp = rfcks | FSL_SRDSCR4_PROT_PEX; in fsl_setup_serdes()
121 tmp |= FSL_SRDSCR4_PLANE_X2; in fsl_setup_serdes()
122 out_be32(regs + FSL_SRDSCR4_OFFS, tmp); in fsl_setup_serdes()
126 tmp = in_be32(regs + FSL_SRDSCR1_OFFS); in fsl_setup_serdes()
127 tmp &= ~FSL_SRDSCR1_PLLBW; in fsl_setup_serdes()
128 out_be32(regs + FSL_SRDSCR1_OFFS, tmp); in fsl_setup_serdes()
131 tmp = in_be32(regs + FSL_SRDSCR2_OFFS); in fsl_setup_serdes()
132 tmp &= ~FSL_SRDSCR2_SEIC_MASK; in fsl_setup_serdes()
133 tmp |= FSL_SRDSCR2_SEIC_SGMII; in fsl_setup_serdes()
134 out_be32(regs + FSL_SRDSCR2_OFFS, tmp); in fsl_setup_serdes()
140 tmp = rfcks | FSL_SRDSCR4_PROT_SGMII; in fsl_setup_serdes()
141 out_be32(regs + FSL_SRDSCR4_OFFS, tmp); in fsl_setup_serdes()
148 tmp = in_be32(regs + FSL_SRDSRSTCTL_OFFS); in fsl_setup_serdes()
149 tmp |= FSL_SRDSRSTCTL_RST; in fsl_setup_serdes()
150 out_be32(regs + FSL_SRDSRSTCTL_OFFS, tmp); in fsl_setup_serdes()