Lines Matching +full:tegra +full:- +full:pmc

2  * (C) Copyright 2010-2014
5 * SPDX-License-Identifier: GPL-2.0+
13 #include <asm/arch/tegra.h>
14 #include <asm/arch-tegra/clk_rst.h>
15 #include <asm/arch-tegra/pmc.h>
18 /* Tegra114-specific CPU init code */
21 struct pmc_ctlr *pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE; in enable_cpu_power_rail() local
27 /* un-tristate PWR_I2C SCL/SDA, rest of the defaults are correct */ in enable_cpu_power_rail()
32 * Set CPUPWRGOOD_TIMER - APB clock is 1/2 of SCLK (102MHz), in enable_cpu_power_rail()
36 writel(reg, &pmc->pmc_cpupwrgood_timer); in enable_cpu_power_rail()
39 clrbits_le32(&pmc->pmc_cntrl, CPUPWRREQ_POL); in enable_cpu_power_rail()
40 setbits_le32(&pmc->pmc_cntrl, CPUPWRREQ_OE); in enable_cpu_power_rail()
48 clrbits_le32(&clkrst->crc_cpu_softrst_ctrl2, 0xFFF); in enable_cpu_power_rail()
49 setbits_le32(&clkrst->crc_cpu_softrst_ctrl2, 408); in enable_cpu_power_rail()
60 /* Wait for PLL-X to lock */ in enable_cpu_clocks()
62 reg = readl(&clkrst->crc_pll_simple[SIMPLE_PLLX].pll_base); in enable_cpu_clocks()
63 } while ((reg & (1 << pllinfo->lock_det)) == 0); in enable_cpu_clocks()
68 writel(CCLK_BURST_POLICY, &clkrst->crc_cclk_brst_pol); in enable_cpu_clocks()
69 writel(SUPER_CCLK_DIVIDER, &clkrst->crc_super_cclk_div); in enable_cpu_clocks()
83 /* Take the slow non-CPU partition out of reset */ in remove_cpu_resets()
84 reg = readl(&clkrst->crc_rst_cpulp_cmplx_clr); in remove_cpu_resets()
85 writel((reg | CLR_NONCPURESET), &clkrst->crc_rst_cpulp_cmplx_clr); in remove_cpu_resets()
87 /* Take the fast non-CPU partition out of reset */ in remove_cpu_resets()
88 reg = readl(&clkrst->crc_rst_cpug_cmplx_clr); in remove_cpu_resets()
89 writel((reg | CLR_NONCPURESET), &clkrst->crc_rst_cpug_cmplx_clr); in remove_cpu_resets()
91 /* Clear the SW-controlled reset of the slow cluster */ in remove_cpu_resets()
92 reg = readl(&clkrst->crc_rst_cpulp_cmplx_clr); in remove_cpu_resets()
94 writel(reg, &clkrst->crc_rst_cpulp_cmplx_clr); in remove_cpu_resets()
96 /* Clear the SW-controlled reset of the fast cluster */ in remove_cpu_resets()
97 reg = readl(&clkrst->crc_rst_cpug_cmplx_clr); in remove_cpu_resets()
102 writel(reg, &clkrst->crc_rst_cpug_cmplx_clr); in remove_cpu_resets()
119 clrbits_le32(&flow->cluster_control, 1); in t114_init_clocks()
121 writel(SUPER_SCLK_ENB_MASK, &clkrst->crc_super_sclk_div); in t114_init_clocks()
127 writel(val, &clkrst->crc_clk_sys_rate); in t114_init_clocks()
129 /* Enable clocks to required peripherals. TBD - minimize this list */ in t114_init_clocks()
189 struct pmc_ctlr *pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE; in is_partition_powered() local
193 reg = readl(&pmc->pmc_pwrgate_status); in is_partition_powered()
199 struct pmc_ctlr *pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE; in is_clamp_enabled() local
203 reg = readl(&pmc->pmc_clamp_status); in is_clamp_enabled()
209 struct pmc_ctlr *pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE; in power_partition() local
214 /* No, toggle the partition power state (OFF -> ON) */ in power_partition()
216 writel(START_CP | partid, &pmc->pmc_pwrgate_toggle); in power_partition()
239 /* Power up the fast cluster non-CPU partition */ in powerup_cpus()
269 * A01P with patched boot ROM; vector hard-coded to 0x4003fffc. in start_cpu()
290 /* b -12 */ in start_cpu()
291 imme = (u32)-20; in start_cpu()