Lines Matching +full:0 +full:x94c

108 		pinctrl-0 = <&gpio_keys_pins_default>;
110 #size-cells = <0>;
112 switch@0 {
121 #clock-cells = <0>;
130 AM4372_IOPAD(0x9b8, PIN_INPUT | MUX_MODE7) /* cam0_field.gpio4_2 */
136 AM4372_IOPAD(0x988, PIN_INPUT | SLEWCTRL_FAST | MUX_MODE0) /* i2c0_sda.i2c0_sda */
137 AM4372_IOPAD(0x98c, PIN_INPUT | SLEWCTRL_FAST | MUX_MODE0) /* i2c0_scl.i2c0_scl */
143 AM4372_IOPAD(0x988, PIN_INPUT_PULLDOWN | MUX_MODE7)
144 AM4372_IOPAD(0x98c, PIN_INPUT_PULLDOWN | MUX_MODE7)
150 AM4372_IOPAD(0x9e8, PIN_INPUT | SLEWCTRL_FAST | MUX_MODE3) /* cam1_data1.i2c2_scl */
151 AM4372_IOPAD(0x9ec, PIN_INPUT | SLEWCTRL_FAST | MUX_MODE3) /* cam1_data0.i2c2_sda */
157 AM4372_IOPAD(0x9e8, PIN_INPUT_PULLDOWN | MUX_MODE7)
158 AM4372_IOPAD(0x9ec, PIN_INPUT_PULLDOWN | MUX_MODE7)
164 AM4372_IOPAD(0x900, PIN_INPUT | MUX_MODE0) /* mmc0_clk.mmc0_clk */
165 AM4372_IOPAD(0x904, PIN_INPUT | MUX_MODE0) /* mmc0_cmd.mmc0_cmd */
166 AM4372_IOPAD(0x9f0, PIN_INPUT | MUX_MODE0) /* mmc0_dat3.mmc0_dat3 */
167 AM4372_IOPAD(0x9f4, PIN_INPUT | MUX_MODE0) /* mmc0_dat2.mmc0_dat2 */
168 AM4372_IOPAD(0x9f8, PIN_INPUT | MUX_MODE0) /* mmc0_dat1.mmc0_dat1 */
169 AM4372_IOPAD(0x9fc, PIN_INPUT | MUX_MODE0) /* mmc0_dat0.mmc0_dat0 */
170 AM4372_IOPAD(0x960, PIN_INPUT | MUX_MODE7) /* spi0_cs1.gpio0_6 */
176 AM4372_IOPAD(0x900, PIN_INPUT_PULLDOWN | MUX_MODE7)
177 AM4372_IOPAD(0x904, PIN_INPUT_PULLDOWN | MUX_MODE7)
178 AM4372_IOPAD(0x9f0, PIN_INPUT_PULLDOWN | MUX_MODE7)
179 AM4372_IOPAD(0x9f4, PIN_INPUT_PULLDOWN | MUX_MODE7)
180 AM4372_IOPAD(0x9f8, PIN_INPUT_PULLDOWN | MUX_MODE7)
181 AM4372_IOPAD(0x9fc, PIN_INPUT_PULLDOWN | MUX_MODE7)
182 AM4372_IOPAD(0x960, PIN_INPUT_PULLDOWN | MUX_MODE7)
188 AM4372_IOPAD(0x964, PIN_OUTPUT | MUX_MODE0) /* ecap0_in_pwm0_out.ecap0_in_pwm0_out */
194 AM4372_IOPAD(0x92c, PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* mii1_txclk.rgmii1_tclk */
195 AM4372_IOPAD(0x914, PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* mii1_txen.rgmii1_tctl */
196 AM4372_IOPAD(0x928, PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* mii1_txd0.rgmii1_td0 */
197 AM4372_IOPAD(0x924, PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* mii1_txd1.rgmii1_td1 */
198 AM4372_IOPAD(0x920, PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* mii1_txd0.rgmii1_td2 */
199 AM4372_IOPAD(0x91c, PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* mii1_txd1.rgmii1_td3 */
200 AM4372_IOPAD(0x930, PIN_INPUT_PULLDOWN | MUX_MODE2) /* mii1_rxclk.rmii1_rclk */
201 AM4372_IOPAD(0x918, PIN_INPUT_PULLDOWN | MUX_MODE2) /* mii1_rxdv.rgmii1_rctl */
202 AM4372_IOPAD(0x940, PIN_INPUT_PULLDOWN | MUX_MODE2) /* mii1_rxd0.rgmii1_rd0 */
203 AM4372_IOPAD(0x93c, PIN_INPUT_PULLDOWN | MUX_MODE2) /* mii1_rxd1.rgmii1_rd1 */
204 AM4372_IOPAD(0x938, PIN_INPUT_PULLDOWN | MUX_MODE2) /* mii1_rxd0.rgmii1_rd2 */
205 AM4372_IOPAD(0x934, PIN_INPUT_PULLDOWN | MUX_MODE2) /* mii1_rxd1.rgmii1_rd3 */
211 AM4372_IOPAD(0x92c, PIN_INPUT_PULLDOWN | MUX_MODE7)
212 AM4372_IOPAD(0x914, PIN_INPUT_PULLDOWN | MUX_MODE7)
213 AM4372_IOPAD(0x928, PIN_INPUT_PULLDOWN | MUX_MODE7)
214 AM4372_IOPAD(0x924, PIN_INPUT_PULLDOWN | MUX_MODE7)
215 AM4372_IOPAD(0x920, PIN_INPUT_PULLDOWN | MUX_MODE7)
216 AM4372_IOPAD(0x91c, PIN_INPUT_PULLDOWN | MUX_MODE7)
217 AM4372_IOPAD(0x930, PIN_INPUT_PULLDOWN | MUX_MODE7)
218 AM4372_IOPAD(0x918, PIN_INPUT_PULLDOWN | MUX_MODE7)
219 AM4372_IOPAD(0x940, PIN_INPUT_PULLDOWN | MUX_MODE7)
220 AM4372_IOPAD(0x93c, PIN_INPUT_PULLDOWN | MUX_MODE7)
221 AM4372_IOPAD(0x938, PIN_INPUT_PULLDOWN | MUX_MODE7)
222 AM4372_IOPAD(0x934, PIN_INPUT_PULLDOWN | MUX_MODE7)
229 AM4372_IOPAD(0x948, PIN_INPUT_PULLUP | SLEWCTRL_FAST | MUX_MODE0) /* mdio_data.mdio_data */
230 AM4372_IOPAD(0x94c, PIN_OUTPUT_PULLUP | MUX_MODE0) /* mdio_clk.mdio_clk */
237 AM4372_IOPAD(0x948, PIN_INPUT_PULLDOWN | MUX_MODE7)
238 AM4372_IOPAD(0x94c, PIN_INPUT_PULLDOWN | MUX_MODE7)
244 AM4372_IOPAD(0x87c, PIN_OUTPUT_PULLUP | MUX_MODE3) /* gpmc_csn0.qspi_csn */
245 AM4372_IOPAD(0x888, PIN_OUTPUT | MUX_MODE2) /* gpmc_csn3.qspi_clk */
246 AM4372_IOPAD(0x890, PIN_INPUT_PULLUP | MUX_MODE3) /* gpmc_advn_ale.qspi_d0 */
247 AM4372_IOPAD(0x894, PIN_INPUT_PULLUP | MUX_MODE3) /* gpmc_oen_ren.qspi_d1 */
248 AM4372_IOPAD(0x898, PIN_INPUT_PULLUP | MUX_MODE3) /* gpmc_wen.qspi_d2 */
249 AM4372_IOPAD(0x89c, PIN_INPUT_PULLUP | MUX_MODE3) /* gpmc_be0n_cle.qspi_d3 */
255 AM4372_IOPAD(0x87c, PIN_INPUT_PULLDOWN | MUX_MODE7)
256 AM4372_IOPAD(0x888, PIN_INPUT_PULLDOWN | MUX_MODE7)
257 AM4372_IOPAD(0x890, PIN_INPUT_PULLDOWN | MUX_MODE7)
258 AM4372_IOPAD(0x894, PIN_INPUT_PULLDOWN | MUX_MODE7)
259 AM4372_IOPAD(0x898, PIN_INPUT_PULLDOWN | MUX_MODE7)
260 AM4372_IOPAD(0x89c, PIN_INPUT_PULLDOWN | MUX_MODE7)
268 pinctrl-0 = <&i2c0_pins_default>;
275 reg = <0x50>;
280 reg = <0x60>;
295 pinctrl-0 = <&i2c2_pins_default>;
307 pinctrl-0 = <&ecap0_pins_default>;
329 pinctrl-0 = <&mmc1_pins_default>;
339 pinctrl-0 = <&qspi_pins_default>;
343 m25p80@0 {
346 reg = <0>;
358 partition@0 {
360 reg = <0x00000000 0x000080000>;
364 reg = <0x00080000 0x00080000>;
368 reg = <0x00100000 0x00010000>;
372 reg = <0x00110000 0x00010000>;
376 reg = <0x00120000 0x00010000>;
380 reg = <0x00130000 0x0800000>;
384 reg = <0x00930000 0x36D0000>;
391 pinctrl-0 = <&cpsw_default>;
398 pinctrl-0 = <&davinci_mdio_default>;
404 phy_id = <&davinci_mdio>, <0>;