Lines Matching full:ehci
9 /* definitions used for the EHCI driver */
92 * ehci-timer.c) in parallel with this list.
223 * 7f2d73788d90 ("usb: ehci: handshake CMD_RUN * instead of STS_HALT")
273 static inline struct usb_hcd *ehci_to_hcd(struct ehci_hcd *ehci) in ehci_to_hcd() argument
275 return container_of((void *) ehci, struct usb_hcd, hcd_priv); in ehci_to_hcd()
284 #define QTD_NEXT(ehci, dma) cpu_to_hc32(ehci, (u32)dma) argument
287 * EHCI Specification 0.95 Section 3.5
295 /* first part defined by EHCI spec */
296 __hc32 hw_next; /* see EHCI 3.5.1 */
297 __hc32 hw_alt_next; /* see EHCI 3.5.2 */
298 __hc32 hw_token; /* see EHCI 3.5.3 */
313 #define ACTIVE_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_ACTIVE) argument
314 #define HALT_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_HALT) argument
315 #define STATUS_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_STS) argument
317 __hc32 hw_buf[5]; /* see EHCI 3.5.4 */
328 #define QTD_MASK(ehci) cpu_to_hc32(ehci, ~0x1f) argument
335 #define Q_NEXT_TYPE(ehci, dma) ((dma) & cpu_to_hc32(ehci, 3 << 1)) argument
341 * can be used on one system with SoC EHCI controller using big-endian
342 * descriptors as well as a normal little-endian PCI EHCI controller.
351 #define QH_NEXT(ehci, dma) \ argument
352 (cpu_to_hc32(ehci, (((u32) dma) & ~0x01f) | Q_TYPE_QH))
355 #define EHCI_LIST_END(ehci) cpu_to_hc32(ehci, 1) /* "null pointer" to hw */ argument
377 * EHCI Specification 0.95 Section 3.6
384 /* first part defined by EHCI spec */
386 __hc32 hw_next; /* see EHCI 3.6.1 */
387 __hc32 hw_info1; /* see EHCI 3.6.2 */
395 __hc32 hw_info2; /* see EHCI 3.6.2 */
401 __hc32 hw_current; /* qtd list - see EHCI 3.6.4 */
475 * acts like a qh would, if EHCI had them for ISO.
510 * EHCI Specification 0.95 Section 3.3
516 /* first part defined by EHCI spec */
517 __hc32 hw_next; /* see EHCI 3.3.1 */
518 __hc32 hw_transaction[8]; /* see EHCI 3.3.2 */
526 #define ITD_ACTIVE(ehci) cpu_to_hc32(ehci, EHCI_ISOC_ACTIVE) argument
528 __hc32 hw_bufp[7]; /* see EHCI 3.3.3 */
548 * EHCI Specification 0.95 Section 3.4
554 /* first part defined by EHCI spec */
556 /* uses bit field macros above - see EHCI 0.95 Table 3-8 */
557 __hc32 hw_fullspeed_ep; /* EHCI table 3-9 */
558 __hc32 hw_uframe; /* EHCI table 3-10 */
559 __hc32 hw_results; /* EHCI table 3-11 */
571 #define SITD_ACTIVE(ehci) cpu_to_hc32(ehci, SITD_STS_ACTIVE) argument
573 __hc32 hw_buf[2]; /* EHCI table 3-12 */
574 __hc32 hw_backpointer; /* EHCI table 3-13 */
591 * EHCI Specification 0.96 Section 3.7
641 #define ehci_prepare_ports_for_controller_suspend(ehci, do_wakeup) \ argument
642 ehci_adjust_port_wakeup_flags(ehci, true, do_wakeup)
644 #define ehci_prepare_ports_for_controller_resume(ehci) \ argument
645 ehci_adjust_port_wakeup_flags(ehci, false, false)
652 * Some EHCI controllers have a Transaction Translator built into the
662 ehci_port_speed(struct ehci_hcd *ehci, unsigned int portsc) in ehci_port_speed() argument
664 if (ehci_is_TDI(ehci)) { in ehci_port_speed()
665 switch ((portsc >> (ehci->has_hostpc ? 25 : 26)) & 3) { in ehci_port_speed()
682 #define ehci_port_speed(ehci, portsc) USB_PORT_STAT_HIGH_SPEED argument
745 static inline unsigned int ehci_readl(const struct ehci_hcd *ehci, in ehci_readl() argument
749 return ehci_big_endian_mmio(ehci) ? in ehci_readl()
769 static inline void ehci_writel(const struct ehci_hcd *ehci, in ehci_writel() argument
773 ehci_big_endian_mmio(ehci) ? in ehci_writel()
777 if (ehci->imx28_write_fix) in ehci_writel()
790 static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational) in set_ohci_hcfs() argument
794 hc_control = (readl_be(ehci->ohci_hcctrl_reg) & ~OHCI_CTRL_HCFS); in set_ohci_hcfs()
800 writel_be(hc_control, ehci->ohci_hcctrl_reg); in set_ohci_hcfs()
801 (void) readl_be(ehci->ohci_hcctrl_reg); in set_ohci_hcfs()
804 static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational) in set_ohci_hcfs() argument
811 * The AMCC 440EPx not only implements its EHCI registers in big-endian
814 * EHCI controllers accessed through PCI work normally (little-endian
820 /* cpu to ehci */
821 static inline __hc32 cpu_to_hc32(const struct ehci_hcd *ehci, const u32 x) in cpu_to_hc32() argument
823 return ehci_big_endian_desc(ehci) in cpu_to_hc32()
828 /* ehci to cpu */
829 static inline u32 hc32_to_cpu(const struct ehci_hcd *ehci, const __hc32 x) in hc32_to_cpu() argument
831 return ehci_big_endian_desc(ehci) in hc32_to_cpu()
836 static inline u32 hc32_to_cpup(const struct ehci_hcd *ehci, const __hc32 *x) in hc32_to_cpup() argument
838 return ehci_big_endian_desc(ehci) in hc32_to_cpup()
845 /* cpu to ehci */
846 static inline __hc32 cpu_to_hc32(const struct ehci_hcd *ehci, const u32 x) in cpu_to_hc32() argument
851 /* ehci to cpu */
852 static inline u32 hc32_to_cpu(const struct ehci_hcd *ehci, const __hc32 x) in hc32_to_cpu() argument
857 static inline u32 hc32_to_cpup(const struct ehci_hcd *ehci, const __hc32 *x) in hc32_to_cpup() argument
866 #define ehci_dbg(ehci, fmt, args...) \ argument
867 dev_dbg(ehci_to_hcd(ehci)->self.controller, fmt, ## args)
868 #define ehci_err(ehci, fmt, args...) \ argument
869 dev_err(ehci_to_hcd(ehci)->self.controller, fmt, ## args)
870 #define ehci_info(ehci, fmt, args...) \ argument
871 dev_info(ehci_to_hcd(ehci)->self.controller, fmt, ## args)
872 #define ehci_warn(ehci, fmt, args...) \ argument
873 dev_warn(ehci_to_hcd(ehci)->self.controller, fmt, ## args)
877 /* Declarations of things exported for use by ehci platform drivers */
889 extern int ehci_handshake(struct ehci_hcd *ehci, void __iomem *ptr,
891 extern int ehci_reset(struct ehci_hcd *ehci);
895 extern void ehci_adjust_port_wakeup_flags(struct ehci_hcd *ehci,