Lines Matching refs:writeq
1135 writeq(val64, &bar0->tti_data1_mem); in init_tti()
1160 writeq(val64, &bar0->tti_data2_mem); in init_tti()
1165 writeq(val64, &bar0->tti_command_mem); in init_tti()
1210 writeq(val64, &bar0->sw_reset); in init_nic()
1217 writeq(val64, &bar0->sw_reset); in init_nic()
1239 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key); in init_nic()
1241 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key); in init_nic()
1251 writeq(vBIT(val64, 2, 14), &bar0->rmac_max_pyld_len); in init_nic()
1272 writeq(val64, &bar0->tx_fifo_partition_0); in init_nic()
1273 writeq(val64, &bar0->tx_fifo_partition_1); in init_nic()
1274 writeq(val64, &bar0->tx_fifo_partition_2); in init_nic()
1275 writeq(val64, &bar0->tx_fifo_partition_3); in init_nic()
1290 writeq(val64, &bar0->tx_fifo_partition_0); in init_nic()
1295 writeq(val64, &bar0->tx_fifo_partition_1); in init_nic()
1300 writeq(val64, &bar0->tx_fifo_partition_2); in init_nic()
1305 writeq(val64, &bar0->tx_fifo_partition_3); in init_nic()
1320 writeq(PCC_ENABLE_FOUR, &bar0->pcc_enable); in init_nic()
1335 writeq(val64, &bar0->tx_pa_cfg); in init_nic()
1344 writeq(val64, &bar0->rx_queue_priority); in init_nic()
1393 writeq(val64, &bar0->rx_queue_cfg); in init_nic()
1402 writeq(val64, &bar0->tx_w_round_robin_0); in init_nic()
1403 writeq(val64, &bar0->tx_w_round_robin_1); in init_nic()
1404 writeq(val64, &bar0->tx_w_round_robin_2); in init_nic()
1405 writeq(val64, &bar0->tx_w_round_robin_3); in init_nic()
1406 writeq(val64, &bar0->tx_w_round_robin_4); in init_nic()
1410 writeq(val64, &bar0->tx_w_round_robin_0); in init_nic()
1411 writeq(val64, &bar0->tx_w_round_robin_1); in init_nic()
1412 writeq(val64, &bar0->tx_w_round_robin_2); in init_nic()
1413 writeq(val64, &bar0->tx_w_round_robin_3); in init_nic()
1415 writeq(val64, &bar0->tx_w_round_robin_4); in init_nic()
1419 writeq(val64, &bar0->tx_w_round_robin_0); in init_nic()
1421 writeq(val64, &bar0->tx_w_round_robin_1); in init_nic()
1423 writeq(val64, &bar0->tx_w_round_robin_2); in init_nic()
1425 writeq(val64, &bar0->tx_w_round_robin_3); in init_nic()
1427 writeq(val64, &bar0->tx_w_round_robin_4); in init_nic()
1431 writeq(val64, &bar0->tx_w_round_robin_0); in init_nic()
1432 writeq(val64, &bar0->tx_w_round_robin_1); in init_nic()
1433 writeq(val64, &bar0->tx_w_round_robin_2); in init_nic()
1434 writeq(val64, &bar0->tx_w_round_robin_3); in init_nic()
1436 writeq(val64, &bar0->tx_w_round_robin_4); in init_nic()
1440 writeq(val64, &bar0->tx_w_round_robin_0); in init_nic()
1442 writeq(val64, &bar0->tx_w_round_robin_1); in init_nic()
1444 writeq(val64, &bar0->tx_w_round_robin_2); in init_nic()
1446 writeq(val64, &bar0->tx_w_round_robin_3); in init_nic()
1448 writeq(val64, &bar0->tx_w_round_robin_4); in init_nic()
1452 writeq(val64, &bar0->tx_w_round_robin_0); in init_nic()
1454 writeq(val64, &bar0->tx_w_round_robin_1); in init_nic()
1456 writeq(val64, &bar0->tx_w_round_robin_2); in init_nic()
1458 writeq(val64, &bar0->tx_w_round_robin_3); in init_nic()
1460 writeq(val64, &bar0->tx_w_round_robin_4); in init_nic()
1464 writeq(val64, &bar0->tx_w_round_robin_0); in init_nic()
1466 writeq(val64, &bar0->tx_w_round_robin_1); in init_nic()
1468 writeq(val64, &bar0->tx_w_round_robin_2); in init_nic()
1470 writeq(val64, &bar0->tx_w_round_robin_3); in init_nic()
1472 writeq(val64, &bar0->tx_w_round_robin_4); in init_nic()
1476 writeq(val64, &bar0->tx_w_round_robin_0); in init_nic()
1477 writeq(val64, &bar0->tx_w_round_robin_1); in init_nic()
1478 writeq(val64, &bar0->tx_w_round_robin_2); in init_nic()
1479 writeq(val64, &bar0->tx_w_round_robin_3); in init_nic()
1481 writeq(val64, &bar0->tx_w_round_robin_4); in init_nic()
1488 writeq(val64, &bar0->tx_fifo_partition_0); in init_nic()
1497 writeq(val64, &bar0->rx_w_round_robin_0); in init_nic()
1498 writeq(val64, &bar0->rx_w_round_robin_1); in init_nic()
1499 writeq(val64, &bar0->rx_w_round_robin_2); in init_nic()
1500 writeq(val64, &bar0->rx_w_round_robin_3); in init_nic()
1501 writeq(val64, &bar0->rx_w_round_robin_4); in init_nic()
1504 writeq(val64, &bar0->rts_qos_steering); in init_nic()
1508 writeq(val64, &bar0->rx_w_round_robin_0); in init_nic()
1509 writeq(val64, &bar0->rx_w_round_robin_1); in init_nic()
1510 writeq(val64, &bar0->rx_w_round_robin_2); in init_nic()
1511 writeq(val64, &bar0->rx_w_round_robin_3); in init_nic()
1513 writeq(val64, &bar0->rx_w_round_robin_4); in init_nic()
1516 writeq(val64, &bar0->rts_qos_steering); in init_nic()
1520 writeq(val64, &bar0->rx_w_round_robin_0); in init_nic()
1522 writeq(val64, &bar0->rx_w_round_robin_1); in init_nic()
1524 writeq(val64, &bar0->rx_w_round_robin_2); in init_nic()
1526 writeq(val64, &bar0->rx_w_round_robin_3); in init_nic()
1528 writeq(val64, &bar0->rx_w_round_robin_4); in init_nic()
1531 writeq(val64, &bar0->rts_qos_steering); in init_nic()
1535 writeq(val64, &bar0->rx_w_round_robin_0); in init_nic()
1536 writeq(val64, &bar0->rx_w_round_robin_1); in init_nic()
1537 writeq(val64, &bar0->rx_w_round_robin_2); in init_nic()
1538 writeq(val64, &bar0->rx_w_round_robin_3); in init_nic()
1540 writeq(val64, &bar0->rx_w_round_robin_4); in init_nic()
1543 writeq(val64, &bar0->rts_qos_steering); in init_nic()
1547 writeq(val64, &bar0->rx_w_round_robin_0); in init_nic()
1549 writeq(val64, &bar0->rx_w_round_robin_1); in init_nic()
1551 writeq(val64, &bar0->rx_w_round_robin_2); in init_nic()
1553 writeq(val64, &bar0->rx_w_round_robin_3); in init_nic()
1555 writeq(val64, &bar0->rx_w_round_robin_4); in init_nic()
1558 writeq(val64, &bar0->rts_qos_steering); in init_nic()
1562 writeq(val64, &bar0->rx_w_round_robin_0); in init_nic()
1564 writeq(val64, &bar0->rx_w_round_robin_1); in init_nic()
1566 writeq(val64, &bar0->rx_w_round_robin_2); in init_nic()
1568 writeq(val64, &bar0->rx_w_round_robin_3); in init_nic()
1570 writeq(val64, &bar0->rx_w_round_robin_4); in init_nic()
1573 writeq(val64, &bar0->rts_qos_steering); in init_nic()
1577 writeq(val64, &bar0->rx_w_round_robin_0); in init_nic()
1579 writeq(val64, &bar0->rx_w_round_robin_1); in init_nic()
1581 writeq(val64, &bar0->rx_w_round_robin_2); in init_nic()
1583 writeq(val64, &bar0->rx_w_round_robin_3); in init_nic()
1585 writeq(val64, &bar0->rx_w_round_robin_4); in init_nic()
1588 writeq(val64, &bar0->rts_qos_steering); in init_nic()
1592 writeq(val64, &bar0->rx_w_round_robin_0); in init_nic()
1593 writeq(val64, &bar0->rx_w_round_robin_1); in init_nic()
1594 writeq(val64, &bar0->rx_w_round_robin_2); in init_nic()
1595 writeq(val64, &bar0->rx_w_round_robin_3); in init_nic()
1597 writeq(val64, &bar0->rx_w_round_robin_4); in init_nic()
1600 writeq(val64, &bar0->rts_qos_steering); in init_nic()
1607 writeq(val64, &bar0->rts_frm_len_n[i]); in init_nic()
1612 writeq(val64, &bar0->rts_frm_len_n[i]); in init_nic()
1625 writeq(MAC_RTS_FRM_LEN_SET(rts_frm_len[i]), in init_nic()
1641 writeq(mac_control->stats_mem_phy, &bar0->stat_addr); in init_nic()
1645 writeq(val64, &bar0->stat_byte_cnt); in init_nic()
1654 writeq(val64, &bar0->mac_link_util); in init_nic()
1680 writeq(val64, &bar0->rti_data1_mem); in init_nic()
1690 writeq(val64, &bar0->rti_data2_mem); in init_nic()
1696 writeq(val64, &bar0->rti_command_mem); in init_nic()
1725 writeq(0xffbbffbbffbbffbbULL, &bar0->mc_pause_thresh_q0q3); in init_nic()
1726 writeq(0xffbbffbbffbbffbbULL, &bar0->mc_pause_thresh_q4q7); in init_nic()
1732 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key); in init_nic()
1734 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key); in init_nic()
1743 writeq(val64, &bar0->mac_cfg); in init_nic()
1745 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key); in init_nic()
1747 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key); in init_nic()
1758 writeq(val64, &bar0->rmac_pause_cfg); in init_nic()
1772 writeq(val64, &bar0->mc_pause_thresh_q0q3); in init_nic()
1780 writeq(val64, &bar0->mc_pause_thresh_q4q7); in init_nic()
1788 writeq(val64, &bar0->pic_control); in init_nic()
1791 writeq(TXREQTO_VAL(0x7f) | TXREQTO_EN, &bar0->txreqtimeout); in init_nic()
1792 writeq(0x0, &bar0->read_retry_delay); in init_nic()
1793 writeq(0x0, &bar0->write_retry_delay); in init_nic()
1803 writeq(val64, &bar0->misc_control); in init_nic()
1806 writeq(val64, &bar0->pic_control2); in init_nic()
1810 writeq(val64, &bar0->tmac_avg_ipg); in init_nic()
1845 writeq(temp64, addr); in do_s2io_write_bits()
1854 writeq(DISABLE_ALL_INTRS, &bar0->general_int_mask); in en_dis_err_alarms()
2012 writeq(DISABLE_ALL_INTRS, &bar0->pic_int_mask); in en_dis_able_nic_intrs()
2018 writeq(DISABLE_ALL_INTRS, &bar0->pic_int_mask); in en_dis_able_nic_intrs()
2030 writeq(0x0, &bar0->tx_traffic_mask); in en_dis_able_nic_intrs()
2036 writeq(DISABLE_ALL_INTRS, &bar0->tx_traffic_mask); in en_dis_able_nic_intrs()
2045 writeq(0x0, &bar0->rx_traffic_mask); in en_dis_able_nic_intrs()
2051 writeq(DISABLE_ALL_INTRS, &bar0->rx_traffic_mask); in en_dis_able_nic_intrs()
2060 writeq(temp64, &bar0->general_int_mask); in en_dis_able_nic_intrs()
2188 writeq(fix_mac[i++], &bar0->gpio_control); in fix_mac_address()
2220 writeq((u64)ring->rx_blocks[0].block_dma_addr, in start_nic()
2232 writeq(val64, &bar0->prc_ctrl_n[i]); in start_nic()
2239 writeq(val64, &bar0->rx_pa_cfg); in start_nic()
2245 writeq(val64, &bar0->rx_pa_cfg); in start_nic()
2264 writeq(val64, &bar0->adapter_control); in start_nic()
2289 writeq(val64, &bar0->adapter_control); in start_nic()
2304 writeq(val64, &bar0->gpio_control); in start_nic()
2306 writeq(val64, (void __iomem *)bar0 + 0x2700); in start_nic()
2425 writeq(val64, &bar0->adapter_control); in stop_nic()
2812 writeq(0, &bar0->rx_traffic_mask); in s2io_poll_inta()
2843 writeq(val64, &bar0->rx_traffic_int); in s2io_netpoll()
2844 writeq(val64, &bar0->tx_traffic_int); in s2io_netpoll()
3094 writeq(val64, &bar0->mdio_control); in s2io_mdio_write()
3096 writeq(val64, &bar0->mdio_control); in s2io_mdio_write()
3105 writeq(val64, &bar0->mdio_control); in s2io_mdio_write()
3107 writeq(val64, &bar0->mdio_control); in s2io_mdio_write()
3114 writeq(val64, &bar0->mdio_control); in s2io_mdio_write()
3116 writeq(val64, &bar0->mdio_control); in s2io_mdio_write()
3140 writeq(val64, &bar0->mdio_control); in s2io_mdio_read()
3142 writeq(val64, &bar0->mdio_control); in s2io_mdio_read()
3150 writeq(val64, &bar0->mdio_control); in s2io_mdio_read()
3152 writeq(val64, &bar0->mdio_control); in s2io_mdio_read()
3415 writeq(val64, &bar0->sw_reset); in s2io_reset()
3455 writeq(s2BIT(62), &bar0->txpic_int_reg); in s2io_reset()
3492 writeq(val64, &bar0->gpio_control); in s2io_reset()
3494 writeq(val64, (void __iomem *)bar0 + 0x2700); in s2io_reset()
3503 writeq(val64, &bar0->pcc_err_reg); in s2io_reset()
3541 writeq(value[i], &bar0->swapper_ctrl); in s2io_set_swapper()
3559 writeq(valt, &bar0->xmsi_address); in s2io_set_swapper()
3572 writeq((value[i] | valr), &bar0->swapper_ctrl); in s2io_set_swapper()
3573 writeq(valt, &bar0->xmsi_address); in s2io_set_swapper()
3607 writeq(val64, &bar0->swapper_ctrl); in s2io_set_swapper()
3631 writeq(val64, &bar0->swapper_ctrl); in s2io_set_swapper()
3683 writeq(nic->msix_info[i].addr, &bar0->xmsi_address); in restore_xmsi_data()
3684 writeq(nic->msix_info[i].data, &bar0->xmsi_data); in restore_xmsi_data()
3686 writeq(val64, &bar0->xmsi_access); in restore_xmsi_data()
3706 writeq(val64, &bar0->xmsi_access); in store_xmsi_data()
3775 writeq(rx_mat, &bar0->rx_mat); in s2io_enable_msi_x()
3839 writeq(val64, &bar0->scheduled_int_ctrl); in s2io_test_msi()
3854 writeq(saved64, &bar0->scheduled_int_ctrl); in s2io_test_msi()
4151 writeq(val64, &tx_fifo->TxDL_Pointer); in s2io_xmit()
4158 writeq(val64, &tx_fifo->List_Control); in s2io_xmit()
4245 writeq(S2IO_MINUS_ONE, &bar0->general_int_mask); in s2io_msix_fifo_handle()
4251 writeq(S2IO_MINUS_ONE, &bar0->tx_traffic_int); in s2io_msix_fifo_handle()
4256 writeq(sp->general_int_mask, &bar0->general_int_mask); in s2io_msix_fifo_handle()
4280 writeq(val64, &bar0->gpio_int_reg); in s2io_txpic_intr_handle()
4284 writeq(val64, &bar0->gpio_int_mask); in s2io_txpic_intr_handle()
4290 writeq(val64, &bar0->adapter_control); in s2io_txpic_intr_handle()
4292 writeq(val64, &bar0->adapter_control); in s2io_txpic_intr_handle()
4304 writeq(val64, &bar0->gpio_int_mask); in s2io_txpic_intr_handle()
4313 writeq(val64, &bar0->gpio_int_mask); in s2io_txpic_intr_handle()
4318 writeq(val64, &bar0->adapter_control); in s2io_txpic_intr_handle()
4340 writeq(val64, addr); in do_s2io_chk_alarm_bit()
4389 writeq(val64, &bar0->mac_rmac_err_reg); in s2io_handle_errors()
4621 writeq(val64, &bar0->mc_err_reg); in s2io_handle_errors()
4692 writeq(S2IO_MINUS_ONE, &bar0->general_int_mask); in s2io_isr()
4697 writeq(S2IO_MINUS_ONE, &bar0->rx_traffic_mask); in s2io_isr()
4698 writeq(S2IO_MINUS_ONE, &bar0->rx_traffic_int); in s2io_isr()
4708 writeq(S2IO_MINUS_ONE, &bar0->rx_traffic_int); in s2io_isr()
4723 writeq(S2IO_MINUS_ONE, &bar0->tx_traffic_int); in s2io_isr()
4741 writeq(sp->general_int_mask, &bar0->general_int_mask); in s2io_isr()
4767 writeq(val64, &bar0->stat_cfg); in s2io_updt_stats()
4895 writeq(RMAC_ADDR_DATA0_MEM_ADDR(multi_mac), in s2io_set_multicast()
4897 writeq(RMAC_ADDR_DATA1_MEM_MASK(mask), in s2io_set_multicast()
4902 writeq(val64, &bar0->rmac_addr_cmd_mem); in s2io_set_multicast()
4912 writeq(RMAC_ADDR_DATA0_MEM_ADDR(dis_addr), in s2io_set_multicast()
4914 writeq(RMAC_ADDR_DATA1_MEM_MASK(0x0), in s2io_set_multicast()
4919 writeq(val64, &bar0->rmac_addr_cmd_mem); in s2io_set_multicast()
4935 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key); in s2io_set_multicast()
4937 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key); in s2io_set_multicast()
4943 writeq(val64, &bar0->rx_pa_cfg); in s2io_set_multicast()
4957 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key); in s2io_set_multicast()
4959 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key); in s2io_set_multicast()
4965 writeq(val64, &bar0->rx_pa_cfg); in s2io_set_multicast()
4990 writeq(RMAC_ADDR_DATA0_MEM_ADDR(dis_addr), in s2io_set_multicast()
4992 writeq(RMAC_ADDR_DATA1_MEM_MASK(0ULL), in s2io_set_multicast()
4998 writeq(val64, &bar0->rmac_addr_cmd_mem); in s2io_set_multicast()
5020 writeq(RMAC_ADDR_DATA0_MEM_ADDR(mac_addr), in s2io_set_multicast()
5022 writeq(RMAC_ADDR_DATA1_MEM_MASK(0ULL), in s2io_set_multicast()
5028 writeq(val64, &bar0->rmac_addr_cmd_mem); in s2io_set_multicast()
5120 writeq(RMAC_ADDR_DATA0_MEM_ADDR(addr), in do_s2io_add_mac()
5125 writeq(val64, &bar0->rmac_addr_cmd_mem); in do_s2io_add_mac()
5169 writeq(val64, &bar0->rmac_addr_cmd_mem); in do_s2io_read_unicast_mc()
5392 writeq(val64, &bar0->gpio_control); in s2io_set_led()
5400 writeq(val64, &bar0->adapter_control); in s2io_set_led()
5447 writeq(sp->adapt_ctrl_org, &bar0->gpio_control); in s2io_ethtool_set_led()
5531 writeq(val64, &bar0->rmac_pause_cfg); in s2io_ethtool_setpause_data()
5646 writeq(SPI_DATA_WRITE(data, (cnt << 3)), &bar0->spi_data); in write_eeprom()
5874 writeq(val64, &bar0->xmsi_data); in s2io_register_test()
5882 writeq(val64, &bar0->xmsi_data); in s2io_register_test()
6079 writeq(val64, &bar0->adapter_control); in s2io_rldram_test()
6096 writeq(val64, &bar0->mc_rldram_test_d0); in s2io_rldram_test()
6101 writeq(val64, &bar0->mc_rldram_test_d1); in s2io_rldram_test()
6106 writeq(val64, &bar0->mc_rldram_test_d2); in s2io_rldram_test()
6109 writeq(val64, &bar0->mc_rldram_test_add); in s2io_rldram_test()
6647 writeq(vBIT(val64, 2, 14), &bar0->rmac_max_pyld_len); in s2io_change_mtu()
6693 writeq(val64, &bar0->adapter_control); in s2io_set_link()
6698 writeq(val64, &bar0->gpio_control); in s2io_set_link()
6702 writeq(val64, &bar0->adapter_control); in s2io_set_link()
6714 writeq(val64, &bar0->adapter_control); in s2io_set_link()
6721 writeq(val64, &bar0->gpio_control); in s2io_set_link()
6727 writeq(val64, &bar0->adapter_control); in s2io_set_link()
7608 writeq(val64, &bar0->rts_ds_mem_data); in rts_ds_steer()
7614 writeq(val64, &bar0->rts_ds_mem_ctrl); in rts_ds_steer()
7940 writeq(val64, &bar0->rmac_addr_cmd_mem); in s2io_init_nic()
8008 writeq(val64, &bar0->gpio_control); in s2io_init_nic()
8010 writeq(val64, (void __iomem *)bar0 + 0x2700); in s2io_init_nic()