Lines Matching refs:t_ck

75 static u32		t_ck; /* DDR clock period in ps */  variable
178 t_ck = (u32)DIV_ROUND_UP_ULL(1000000000000ull, freq); in set_ddr_clk_period()
395 val = max(min_tck->tWTR, DIV_ROUND_UP(timings->tWTR, t_ck)) - 1; in get_sdram_tim_1_shdw()
399 val = DIV_ROUND_UP(timings->tFAW, t_ck*4); in get_sdram_tim_1_shdw()
401 val = max(min_tck->tRRD, DIV_ROUND_UP(timings->tRRD, t_ck)); in get_sdram_tim_1_shdw()
404 val = DIV_ROUND_UP(timings->tRAS_min + timings->tRPab, t_ck) - 1; in get_sdram_tim_1_shdw()
407 val = max(min_tck->tRASmin, DIV_ROUND_UP(timings->tRAS_min, t_ck)); in get_sdram_tim_1_shdw()
410 val = max(min_tck->tWR, DIV_ROUND_UP(timings->tWR, t_ck)) - 1; in get_sdram_tim_1_shdw()
413 val = max(min_tck->tRCD, DIV_ROUND_UP(timings->tRCD, t_ck)) - 1; in get_sdram_tim_1_shdw()
416 val = max(min_tck->tRPab, DIV_ROUND_UP(timings->tRPab, t_ck)) - 1; in get_sdram_tim_1_shdw()
428 val = max(min_tck->tWTR, DIV_ROUND_UP(timings->tWTR, t_ck)) - 1; in get_sdram_tim_1_shdw_derated()
436 val = DIV_ROUND_UP(timings->tFAW + 7500, 4 * t_ck) - 1; in get_sdram_tim_1_shdw_derated()
438 val = DIV_ROUND_UP(timings->tRRD + 1875, t_ck); in get_sdram_tim_1_shdw_derated()
443 val = DIV_ROUND_UP(timings->tRAS_min + timings->tRPab + 1875, t_ck); in get_sdram_tim_1_shdw_derated()
446 val = DIV_ROUND_UP(timings->tRAS_min + 1875, t_ck); in get_sdram_tim_1_shdw_derated()
450 val = max(min_tck->tWR, DIV_ROUND_UP(timings->tWR, t_ck)) - 1; in get_sdram_tim_1_shdw_derated()
453 val = max(min_tck->tRCD, DIV_ROUND_UP(timings->tRCD + 1875, t_ck)); in get_sdram_tim_1_shdw_derated()
456 val = max(min_tck->tRPab, DIV_ROUND_UP(timings->tRPab + 1875, t_ck)); in get_sdram_tim_1_shdw_derated()
472 val = max(min_tck->tRTP, DIV_ROUND_UP(timings->tRTP, t_ck)) - 1; in get_sdram_tim_2_shdw()
476 val = DIV_ROUND_UP(addressing->tRFCab_ps + 10000, t_ck) - 1; in get_sdram_tim_2_shdw()
482 val = max(min_tck->tXP, DIV_ROUND_UP(timings->tXP, t_ck)) - 1; in get_sdram_tim_2_shdw()
499 val = DIV_ROUND_UP(addressing->tRFCab_ps, t_ck) - 1; in get_sdram_tim_3_shdw()
505 val = DIV_ROUND_UP(t_dqsck + 1000, t_ck) - 1; in get_sdram_tim_3_shdw()
507 val = DIV_ROUND_UP(t_dqsck, t_ck) - 1; in get_sdram_tim_3_shdw()
511 val = DIV_ROUND_UP(timings->tZQCS, t_ck) - 1; in get_sdram_tim_3_shdw()
514 val = DIV_ROUND_UP(timings->tCKESR, t_ck); in get_sdram_tim_3_shdw()
601 val = READ_IDLE_INTERVAL_DVFS / t_ck / 64 - 1; in get_read_idle_ctrl_shdw()
620 val = DLL_CALIB_INTERVAL_DVFS / t_ck / 16 - 1; in get_dll_calib_ctrl_shdw()
635 val = RL + DIV_ROUND_UP(timings->tDQSCK_max, t_ck) - 1; in get_ddr_phy_ctrl_1_attilaphy_4d()
665 t_ck) - 1) << READ_LATENCY_SHIFT_4D5); in get_phy_ctrl_1_intelliphy_4d5()
675 EMIF_INTELLI_PHY_DQS_GATE_OPENING_DELAY_PS * 256, t_ck); in get_ext_phy_ctrl_2_intelliphy_4d5()
686 EMIF_INTELLI_PHY_DQS_GATE_OPENING_DELAY_PS * 256, t_ck); in get_ext_phy_ctrl_3_intelliphy_4d5()
697 EMIF_INTELLI_PHY_DQS_GATE_OPENING_DELAY_PS * 256, t_ck); in get_ext_phy_ctrl_4_intelliphy_4d5()