Lines Matching refs:radeon_crtc
1972 struct radeon_crtc *radeon_crtc, in dce6_line_buffer_adjust() argument
1977 u32 pipe_offset = radeon_crtc->crtc_id * 0x20; in dce6_line_buffer_adjust()
1991 if (radeon_crtc->base.enabled && mode) { in dce6_line_buffer_adjust()
2004 WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset, in dce6_line_buffer_adjust()
2016 if (radeon_crtc->base.enabled && mode) { in dce6_line_buffer_adjust()
2299 struct radeon_crtc *radeon_crtc, in dce6_program_watermarks() argument
2302 struct drm_display_mode *mode = &radeon_crtc->base.mode; in dce6_program_watermarks()
2314 if (radeon_crtc->base.enabled && num_heads && mode) { in dce6_program_watermarks()
2346 wm_high.vsc = radeon_crtc->vsc; in dce6_program_watermarks()
2348 if (radeon_crtc->rmx_type != RMX_OFF) in dce6_program_watermarks()
2373 wm_low.vsc = radeon_crtc->vsc; in dce6_program_watermarks()
2375 if (radeon_crtc->rmx_type != RMX_OFF) in dce6_program_watermarks()
2411 c.full = dfixed_mul(c, radeon_crtc->hsc); in dce6_program_watermarks()
2423 c.full = dfixed_mul(c, radeon_crtc->hsc); in dce6_program_watermarks()
2431 radeon_crtc->lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode->crtc_hdisplay); in dce6_program_watermarks()
2435 arb_control3 = RREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset); in dce6_program_watermarks()
2439 WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, tmp); in dce6_program_watermarks()
2440 WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset, in dce6_program_watermarks()
2444 tmp = RREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset); in dce6_program_watermarks()
2447 WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, tmp); in dce6_program_watermarks()
2448 WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset, in dce6_program_watermarks()
2452 WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, arb_control3); in dce6_program_watermarks()
2455 WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt); in dce6_program_watermarks()
2456 WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt); in dce6_program_watermarks()
2459 radeon_crtc->line_time = line_time; in dce6_program_watermarks()
2460 radeon_crtc->wm_high = latency_watermark_a; in dce6_program_watermarks()
2461 radeon_crtc->wm_low = latency_watermark_b; in dce6_program_watermarks()