Lines Matching refs:GATE_ICG2

444 #define GATE_ICG2(_id, _name, _parent, _shift)			\  macro
517 GATE_ICG2(CLK_INFRA_I2C4, "infra_i2c4", "axi_sel", 0),
518 GATE_ICG2(CLK_INFRA_I2C_APPM, "infra_i2c_appm", "axi_sel", 1),
519 GATE_ICG2(CLK_INFRA_I2C_GPUPM, "infra_i2c_gpupm", "axi_sel", 2),
520 GATE_ICG2(CLK_INFRA_I2C2_IMM, "infra_i2c2_imm", "axi_sel", 3),
521 GATE_ICG2(CLK_INFRA_I2C2_ARB, "infra_i2c2_arb", "axi_sel", 4),
522 GATE_ICG2(CLK_INFRA_I2C3_IMM, "infra_i2c3_imm", "axi_sel", 5),
523 GATE_ICG2(CLK_INFRA_I2C3_ARB, "infra_i2c3_arb", "axi_sel", 6),
524 GATE_ICG2(CLK_INFRA_I2C5, "infra_i2c5", "axi_sel", 7),
525 GATE_ICG2(CLK_INFRA_SYS_CIRQ, "infra_sys_cirq", "axi_sel", 8),
526 GATE_ICG2(CLK_INFRA_SPI1, "infra_spi1", "spi_sel", 10),
529 GATE_ICG2(CLK_INFRA_ANC_MD32, "infra_anc_md32", "anc_md32_sel", 12),
530 GATE_ICG2(CLK_INFRA_ANC_MD32_32K, "infra_anc_md32_32k", "clk26m", 13),
531 GATE_ICG2(CLK_INFRA_DVFS_SPM1, "infra_dvfs_spm1", "axi_sel", 15),
532 GATE_ICG2(CLK_INFRA_AES_TOP0, "infra_aes_top0", "axi_sel", 16),
533 GATE_ICG2(CLK_INFRA_AES_TOP1, "infra_aes_top1", "axi_sel", 17),
534 GATE_ICG2(CLK_INFRA_SSUSB_BUS, "infra_ssusb_bus", "axi_sel", 18),
535 GATE_ICG2(CLK_INFRA_SPI2, "infra_spi2", "spi_sel", 19),
536 GATE_ICG2(CLK_INFRA_SPI3, "infra_spi3", "spi_sel", 20),
537 GATE_ICG2(CLK_INFRA_SPI4, "infra_spi4", "spi_sel", 21),
538 GATE_ICG2(CLK_INFRA_SPI5, "infra_spi5", "spi_sel", 22),
539 GATE_ICG2(CLK_INFRA_IRTX, "infra_irtx", "spi_sel", 23),
540 GATE_ICG2(CLK_INFRA_SSUSB_SYS, "infra_ssusb_sys",
542 GATE_ICG2(CLK_INFRA_SSUSB_REF, "infra_ssusb_ref", "clk26m", 9),
543 GATE_ICG2(CLK_INFRA_AUDIO_26M, "infra_audio_26m", "clk26m", 26),
544 GATE_ICG2(CLK_INFRA_AUDIO_26M_PAD_TOP, "infra_audio_26m_pad_top",
546 GATE_ICG2(CLK_INFRA_MODEM_TEMP_SHARE, "infra_modem_temp_share",
548 GATE_ICG2(CLK_INFRA_VAD_WRAP_SOC, "infra_vad_wrap_soc", "axi_sel", 29),
549 GATE_ICG2(CLK_INFRA_DRAMC_CONF, "infra_dramc_conf", "axi_sel", 30),
550 GATE_ICG2(CLK_INFRA_DRAMC_B_CONF, "infra_dramc_b_conf", "axi_sel", 31),