Lines Matching +full:0 +full:x7ef01b00
21 #clock-cells = <0>;
28 #clock-cells = <0>;
41 ranges = <0x7e000000 0x0 0xfe000000 0x01800000>,
42 <0x7c000000 0x0 0xfc000000 0x02000000>,
43 <0x40000000 0x0 0xff800000 0x00800000>;
45 dma-ranges = <0xc0000000 0x0 0x00000000 0x40000000>;
53 reg = <0x40000000 0x100>;
60 reg = <0x40041000 0x1000>,
61 <0x40042000 0x2000>,
62 <0x40044000 0x2000>,
63 <0x40046000 0x2000>;
71 reg = <0x7d5d2000 0xf00>;
75 #thermal-sensor-cells = <0>;
81 reg = <0x7e007000 0xb00>;
106 brcm,dma-channel-mask = <0x07f5>;
113 reg = <0x7e100000 0x114>,
114 <0x7e00a000 0x24>,
115 <0x7ec11000 0x20>;
126 reg = <0x7e104000 0x28>;
131 reg = <0x7e201400 0x200>;
136 arm,primecell-periphid = <0x00241011>;
142 reg = <0x7e201600 0x200>;
147 arm,primecell-periphid = <0x00241011>;
153 reg = <0x7e201800 0x200>;
158 arm,primecell-periphid = <0x00241011>;
164 reg = <0x7e201a00 0x200>;
169 arm,primecell-periphid = <0x00241011>;
175 reg = <0x7e204600 0x0200>;
179 #size-cells = <0>;
185 reg = <0x7e204800 0x0200>;
189 #size-cells = <0>;
195 reg = <0x7e204a00 0x0200>;
199 #size-cells = <0>;
205 reg = <0x7e204c00 0x0200>;
209 #size-cells = <0>;
215 reg = <0x7e205600 0x200>;
219 #size-cells = <0>;
225 reg = <0x7e205800 0x200>;
229 #size-cells = <0>;
235 reg = <0x7e205a00 0x200>;
239 #size-cells = <0>;
245 reg = <0x7e205c00 0x200>;
249 #size-cells = <0>;
255 reg = <0x7e206000 0x100>;
262 reg = <0x7e207000 0x100>;
269 reg = <0x7e20a000 0x100>;
276 reg = <0x7e20c800 0x28>;
286 reg = <0x7e216000 0x100>;
293 reg = <0x7e400000 0x8000>;
299 reg = <0x7ec12000 0x100>;
306 reg = <0x7ef00000 0x10>;
314 reg = <0x7ef00700 0x300>,
315 <0x7ef00300 0x200>,
316 <0x7ef00f00 0x80>,
317 <0x7ef00f80 0x80>,
318 <0x7ef01b00 0x200>,
319 <0x7ef01f00 0x400>,
320 <0x7ef00200 0x80>,
321 <0x7ef04300 0x100>,
322 <0x7ef20000 0x100>;
333 resets = <&dvp 0>;
342 reg = <0x7ef04500 0x100>, <0x7ef00b00 0x300>;
350 reg = <0x7ef05700 0x300>,
351 <0x7ef05300 0x200>,
352 <0x7ef05f00 0x80>,
353 <0x7ef05f80 0x80>,
354 <0x7ef06b00 0x200>,
355 <0x7ef06f00 0x400>,
356 <0x7ef00280 0x80>,
357 <0x7ef09300 0x100>,
358 <0x7ef20000 0x100>;
378 reg = <0x7ef09500 0x100>, <0x7ef05b00 0x300>;
396 ranges = <0x0 0x7e000000 0x0 0xfe000000 0x01800000>;
397 dma-ranges = <0x0 0xc0000000 0x0 0x00000000 0x40000000>;
401 reg = <0x0 0x7e340000 0x100>;
433 #size-cells = <0>;
443 cpu0: cpu@0 {
446 reg = <0>;
448 cpu-release-addr = <0x0 0x000000d8>;
449 d-cache-size = <0x8000>;
452 i-cache-size = <0xc000>;
463 cpu-release-addr = <0x0 0x000000e0>;
464 d-cache-size = <0x8000>;
467 i-cache-size = <0xc000>;
478 cpu-release-addr = <0x0 0x000000e8>;
479 d-cache-size = <0x8000>;
482 i-cache-size = <0xc000>;
493 cpu-release-addr = <0x0 0x000000f0>;
494 d-cache-size = <0x8000>;
497 i-cache-size = <0xc000>;
512 cache-size = <0x100000>;
524 ranges = <0x0 0x7c000000 0x0 0xfc000000 0x03800000>,
525 <0x6 0x00000000 0x6 0x00000000 0x40000000>;
529 reg = <0x0 0x7d500000 0x9310>;
537 interrupt-map-mask = <0x0 0x0 0x0 0x7>;
538 interrupt-map = <0 0 0 1 &gicv2 GIC_SPI 143
540 <0 0 0 2 &gicv2 GIC_SPI 144
542 <0 0 0 3 &gicv2 GIC_SPI 145
544 <0 0 0 4 &gicv2 GIC_SPI 146
549 ranges = <0x02000000 0x0 0xf8000000 0x6 0x00000000
550 0x0 0x04000000>;
556 dma-ranges = <0x02000000 0x0 0x00000000 0x0 0x00000000
557 0x0 0xc0000000>;
563 reg = <0x0 0x7d580000 0x10000>;
564 #address-cells = <0x1>;
565 #size-cells = <0x1>;
572 reg = <0xe14 0x8>;
574 #address-cells = <0x1>;
575 #size-cells = <0x0>;
609 gpio-ranges = <&gpio 0 0 58>;
1069 alloc-ranges = <0x0 0x00000000 0x40000000>;