Lines Matching full:errata

825 	bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
839 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
848 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
857 bool "ARM errata: Stale prediction on replaced interworking branch"
873 bool "ARM errata: Processor deadlock when a false hazard is created"
887 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
900 bool "ARM errata: DMB operation may be faulty"
913 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
928 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
939 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
951 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
965 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
976 bool "ARM errata: possible faulty MMU translations following an ASID switch"
987 bool "ARM errata: no automatic Store Buffer drain"
998 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1010 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1024 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1034 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1044 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1053 bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
1062 This workaround for all both errata involves setting bit[12] of the
1067 bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
1077 bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
1086 bool "ARM errata: A12: CPU might deadlock under some very rare internal conditions"
1094 bool "ARM errata: A17: DMB ST might fail to create order between stores"
1103 bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
1111 config option from the A12 erratum due to the way errata are checked
1115 bool "ARM errata: A17: CPU might deadlock under some very rare internal conditions"
1121 config option from the A12 erratum due to the way errata are checked
1155 bool "ARM errata: Cache maintenance by set/way operations can execute out of order"
1163 This ERRATA only affected the Cortex-A7 and present in r0p2, r0p3,