Lines Matching full:auxclk
18 PLL15 (for 44.1KHz). The same PLLs are used for McASP10's AUXCLK clock via
23 PLL4 ---> PLL4_HSDIV0 ---> MCASP10_AUXCLK ---> McASP10.auxclk
27 PLL15 ---> PLL15_HSDIV0 ---> MCASP10_AUXCLK ---> McASP10.auxclk
32 PLL4 ---> PLL4_HSDIV0 ---> MCASP0_AUXCLK ---> McASP0.auxclk
83 - description: AUXCLK clock for McASP used by CPB audio
84 - description: Parent for CPB_McASP auxclk (for 48KHz)
85 - description: Parent for CPB_McASP auxclk (for 44.1KHz)
92 - const: cpb-mcasp-auxclk
93 - const: cpb-mcasp-auxclk-48000
94 - const: cpb-mcasp-auxclk-44100
110 - description: AUXCLK clock for McASP used by CPB audio
111 - description: Parent for CPB_McASP auxclk (for 48KHz)
117 - const: cpb-mcasp-auxclk
118 - const: cpb-mcasp-auxclk-48000
137 clock-names = "cpb-mcasp-auxclk",
138 "cpb-mcasp-auxclk-48000", "cpb-mcasp-auxclk-44100",