Lines Matching +full:0 +full:x2b
57 unsigned long best_m = 0, best_n = 0; in TIramdacCalculateMNPForClock()
75 for (p = 0; p < 3 && VCO < TI_MIN_VCO_FREQ; (p)++) in TIramdacCalculateMNPForClock()
141 /* 0x2A & 0x2B are reserved */ in TIramdacRestore()
151 (*ramdacPtr->WriteDAC) (pScrn, TIDAC_clock_ctrl, 0, 0x30); in TIramdacRestore()
152 (*ramdacPtr->WriteDAC) (pScrn, TIDAC_clock_ctrl, 0, 0x38); in TIramdacRestore()
161 (*ramdacPtr->WriteDAC) (pScrn, TIDAC_pll_addr, 0, 0x22); in TIramdacRestore()
162 (*ramdacPtr->WriteDAC) (pScrn, TIDAC_pll_pixel_data, 0, 0x3c); in TIramdacRestore()
165 (*ramdacPtr->WriteDAC) (pScrn, TIDAC_pll_addr, 0, 0); in TIramdacRestore()
166 (*ramdacPtr->WriteDAC) (pScrn, TIDAC_pll_pixel_data, 0, in TIramdacRestore()
168 (*ramdacPtr->WriteDAC) (pScrn, TIDAC_pll_pixel_data, 0, in TIramdacRestore()
170 (*ramdacPtr->WriteDAC) (pScrn, TIDAC_pll_pixel_data, 0, in TIramdacRestore()
177 } while ((!(status & 0x40)) && (--i)); in TIramdacRestore()
178 if (!(status & 0x40)) { in TIramdacRestore()
187 (*ramdacPtr->WriteDAC) (pScrn, TIDAC_pll_addr, 0, 0x22); in TIramdacRestore()
188 (*ramdacPtr->WriteDAC) (pScrn, TIDAC_pll_loop_data, 0, 0x70); in TIramdacRestore()
191 (*ramdacPtr->WriteDAC) (pScrn, TIDAC_pll_addr, 0, 0); in TIramdacRestore()
192 (*ramdacPtr->WriteDAC) (pScrn, TIDAC_pll_loop_data, 0, in TIramdacRestore()
194 (*ramdacPtr->WriteDAC) (pScrn, TIDAC_pll_loop_data, 0, in TIramdacRestore()
196 (*ramdacPtr->WriteDAC) (pScrn, TIDAC_pll_loop_data, 0, in TIramdacRestore()
203 } while ((!(status & 0x40)) && (--i)); in TIramdacRestore()
204 if (!(status & 0x40)) { in TIramdacRestore()
212 (*ramdacPtr->WriteAddress) (pScrn, 0); in TIramdacRestore()
214 for (i = 0; i < 768; i++) in TIramdacRestore()
217 (*ramdacPtr->WriteData) (pScrn, 0); in TIramdacRestore()
218 (*ramdacPtr->WriteData) (pScrn, 0); in TIramdacRestore()
219 (*ramdacPtr->WriteData) (pScrn, 0); in TIramdacRestore()
220 for (i = 0; i < 765; i++) in TIramdacRestore()
221 (*ramdacPtr->WriteData) (pScrn, 0xff); in TIramdacRestore()
231 (*ramdacPtr->ReadAddress) (pScrn, 0); in TIramdacSave()
232 for (i = 0; i < 768; i++) in TIramdacSave()
236 (*ramdacPtr->WriteDAC) (pScrn, TIDAC_pll_addr, 0, 0); in TIramdacSave()
239 (*ramdacPtr->WriteDAC) (pScrn, TIDAC_pll_addr, 0, 0x11); in TIramdacSave()
242 (*ramdacPtr->WriteDAC) (pScrn, TIDAC_pll_addr, 0, 0x22); in TIramdacSave()
247 (*ramdacPtr->WriteDAC) (pScrn, TIDAC_pll_addr, 0, 0); in TIramdacSave()
250 (*ramdacPtr->WriteDAC) (pScrn, TIDAC_pll_addr, 0, 0x11); in TIramdacSave()
253 (*ramdacPtr->WriteDAC) (pScrn, TIDAC_pll_addr, 0, 0x22); in TIramdacSave()
265 /* 0x2A & 0x2B are reserved */ in TIramdacSave()
295 (*ramdacPtr->WriteDAC) (pScrn, ~rev, 0, TIDAC_rev); in TIramdacProbe()
296 (*ramdacPtr->WriteDAC) (pScrn, ~id, 0, TIDAC_id); in TIramdacProbe()
311 (*ramdacPtr->WriteDAC) (pScrn, rev, 0, TIDAC_rev); in TIramdacProbe()
312 (*ramdacPtr->WriteDAC) (pScrn, id, 0, TIDAC_id); in TIramdacProbe()
322 TIramdacDeviceInfo[TIramdac_ID & 0xFFFF].DeviceName); in TIramdacProbe()
325 for (i = 0; ramdacs[i].token != -1; i++) { in TIramdacProbe()
361 ramdacReg->DacRegs[TIDAC_latch_ctrl] = 0x06; in TIramdac3026SetBpp()
362 ramdacReg->DacRegs[TIDAC_true_color_ctrl] = 0x46; in TIramdac3026SetBpp()
363 ramdacReg->DacRegs[TIDAC_multiplex_ctrl] = 0x5c; in TIramdac3026SetBpp()
364 ramdacReg->DacRegs[TIDAC_clock_select] = 0x05; in TIramdac3026SetBpp()
365 ramdacReg->DacRegs[TIDAC_palette_page] = 0x00; in TIramdac3026SetBpp()
366 ramdacReg->DacRegs[TIDAC_general_ctrl] = 0x10; in TIramdac3026SetBpp()
367 ramdacReg->DacRegs[TIDAC_misc_ctrl] = 0x3C; in TIramdac3026SetBpp()
368 /* 0x2A & 0x2B are reserved */ in TIramdac3026SetBpp()
369 ramdacReg->DacRegs[TIDAC_key_over_low] = 0xFF; in TIramdac3026SetBpp()
370 ramdacReg->DacRegs[TIDAC_key_over_high] = 0xFF; in TIramdac3026SetBpp()
371 ramdacReg->DacRegs[TIDAC_key_red_low] = 0xFF; in TIramdac3026SetBpp()
372 ramdacReg->DacRegs[TIDAC_key_red_high] = 0xFF; in TIramdac3026SetBpp()
373 ramdacReg->DacRegs[TIDAC_key_green_low] = 0xFF; in TIramdac3026SetBpp()
374 ramdacReg->DacRegs[TIDAC_key_green_high] = 0xFF; in TIramdac3026SetBpp()
375 ramdacReg->DacRegs[TIDAC_key_blue_low] = 0xFF; in TIramdac3026SetBpp()
376 ramdacReg->DacRegs[TIDAC_key_blue_high] = 0x00; in TIramdac3026SetBpp()
377 ramdacReg->DacRegs[TIDAC_key_ctrl] = 0x10; in TIramdac3026SetBpp()
378 ramdacReg->DacRegs[TIDAC_sense_test] = 0x00; in TIramdac3026SetBpp()
380 ramdacReg->DacRegs[TIDAC_true_color_ctrl] = 0x06; in TIramdac3026SetBpp()
381 ramdacReg->DacRegs[TIDAC_misc_ctrl] = 0x3C; in TIramdac3026SetBpp()
382 ramdacReg->DacRegs[TIDAC_key_ctrl] = 0x01; in TIramdac3026SetBpp()
384 ramdacReg->DacRegs[TIDAC_ind_curs_ctrl] = 0x00; in TIramdac3026SetBpp()
388 ramdacReg->DacRegs[TIDAC_latch_ctrl] = 0x06; in TIramdac3026SetBpp()
389 ramdacReg->DacRegs[TIDAC_true_color_ctrl] = 0x56; in TIramdac3026SetBpp()
390 ramdacReg->DacRegs[TIDAC_multiplex_ctrl] = 0x58; in TIramdac3026SetBpp()
391 ramdacReg->DacRegs[TIDAC_clock_select] = 0x25; in TIramdac3026SetBpp()
392 ramdacReg->DacRegs[TIDAC_palette_page] = 0x00; in TIramdac3026SetBpp()
393 ramdacReg->DacRegs[TIDAC_general_ctrl] = 0x00; in TIramdac3026SetBpp()
394 ramdacReg->DacRegs[TIDAC_misc_ctrl] = 0x2C; in TIramdac3026SetBpp()
395 /* 0x2A & 0x2B are reserved */ in TIramdac3026SetBpp()
396 ramdacReg->DacRegs[TIDAC_key_over_low] = 0xFF; in TIramdac3026SetBpp()
397 ramdacReg->DacRegs[TIDAC_key_over_high] = 0xFF; in TIramdac3026SetBpp()
398 ramdacReg->DacRegs[TIDAC_key_red_low] = 0xFF; in TIramdac3026SetBpp()
399 ramdacReg->DacRegs[TIDAC_key_red_high] = 0xFF; in TIramdac3026SetBpp()
400 ramdacReg->DacRegs[TIDAC_key_green_low] = 0xFF; in TIramdac3026SetBpp()
401 ramdacReg->DacRegs[TIDAC_key_green_high] = 0xFF; in TIramdac3026SetBpp()
402 ramdacReg->DacRegs[TIDAC_key_blue_low] = 0xFF; in TIramdac3026SetBpp()
403 ramdacReg->DacRegs[TIDAC_key_blue_high] = 0x00; in TIramdac3026SetBpp()
404 ramdacReg->DacRegs[TIDAC_key_ctrl] = 0x10; in TIramdac3026SetBpp()
405 ramdacReg->DacRegs[TIDAC_sense_test] = 0x00; in TIramdac3026SetBpp()
406 ramdacReg->DacRegs[TIDAC_ind_curs_ctrl] = 0x00; in TIramdac3026SetBpp()
410 #if 0 in TIramdac3026SetBpp()
412 ramdacReg->DacRegs[TIDAC_latch_ctrl] = 0x07; in TIramdac3026SetBpp()
414 ramdacReg->DacRegs[TIDAC_latch_ctrl] = 0x06; in TIramdac3026SetBpp()
417 ramdacReg->DacRegs[TIDAC_true_color_ctrl] = 0x45; in TIramdac3026SetBpp()
420 ramdacReg->DacRegs[TIDAC_true_color_ctrl] = 0x44; in TIramdac3026SetBpp()
422 #if 0 in TIramdac3026SetBpp()
424 ramdacReg->DacRegs[TIDAC_multiplex_ctrl] = 0x50; in TIramdac3026SetBpp()
425 ramdacReg->DacRegs[TIDAC_clock_select] = 0x15; in TIramdac3026SetBpp()
426 ramdacReg->DacRegs[TIDAC_palette_page] = 0x00; in TIramdac3026SetBpp()
427 ramdacReg->DacRegs[TIDAC_general_ctrl] = 0x00; in TIramdac3026SetBpp()
429 ramdacReg->DacRegs[TIDAC_multiplex_ctrl] = 0x54; in TIramdac3026SetBpp()
430 ramdacReg->DacRegs[TIDAC_clock_select] = 0x05; in TIramdac3026SetBpp()
431 ramdacReg->DacRegs[TIDAC_palette_page] = 0x00; in TIramdac3026SetBpp()
432 ramdacReg->DacRegs[TIDAC_general_ctrl] = 0x10; in TIramdac3026SetBpp()
434 ramdacReg->DacRegs[TIDAC_misc_ctrl] = 0x2C; in TIramdac3026SetBpp()
435 /* 0x2A & 0x2B are reserved */ in TIramdac3026SetBpp()
436 ramdacReg->DacRegs[TIDAC_key_over_low] = 0xFF; in TIramdac3026SetBpp()
437 ramdacReg->DacRegs[TIDAC_key_over_high] = 0xFF; in TIramdac3026SetBpp()
438 ramdacReg->DacRegs[TIDAC_key_red_low] = 0xFF; in TIramdac3026SetBpp()
439 ramdacReg->DacRegs[TIDAC_key_red_high] = 0xFF; in TIramdac3026SetBpp()
440 ramdacReg->DacRegs[TIDAC_key_green_low] = 0xFF; in TIramdac3026SetBpp()
441 ramdacReg->DacRegs[TIDAC_key_green_high] = 0xFF; in TIramdac3026SetBpp()
442 ramdacReg->DacRegs[TIDAC_key_blue_low] = 0xFF; in TIramdac3026SetBpp()
443 ramdacReg->DacRegs[TIDAC_key_blue_high] = 0x00; in TIramdac3026SetBpp()
444 ramdacReg->DacRegs[TIDAC_key_ctrl] = 0x10; in TIramdac3026SetBpp()
445 ramdacReg->DacRegs[TIDAC_sense_test] = 0x00; in TIramdac3026SetBpp()
446 ramdacReg->DacRegs[TIDAC_ind_curs_ctrl] = 0x00; in TIramdac3026SetBpp()
450 ramdacReg->DacRegs[TIDAC_latch_ctrl] = 0x06; in TIramdac3026SetBpp()
451 ramdacReg->DacRegs[TIDAC_true_color_ctrl] = 0x80; in TIramdac3026SetBpp()
452 ramdacReg->DacRegs[TIDAC_multiplex_ctrl] = 0x4c; in TIramdac3026SetBpp()
453 ramdacReg->DacRegs[TIDAC_clock_select] = 0x05; in TIramdac3026SetBpp()
454 ramdacReg->DacRegs[TIDAC_palette_page] = 0x00; in TIramdac3026SetBpp()
455 ramdacReg->DacRegs[TIDAC_general_ctrl] = 0x10; in TIramdac3026SetBpp()
456 ramdacReg->DacRegs[TIDAC_misc_ctrl] = 0x1C; in TIramdac3026SetBpp()
457 /* 0x2A & 0x2B are reserved */ in TIramdac3026SetBpp()
458 ramdacReg->DacRegs[TIDAC_key_over_low] = 0xFF; in TIramdac3026SetBpp()
459 ramdacReg->DacRegs[TIDAC_key_over_high] = 0xFF; in TIramdac3026SetBpp()
460 ramdacReg->DacRegs[TIDAC_key_red_low] = 0xFF; in TIramdac3026SetBpp()
461 ramdacReg->DacRegs[TIDAC_key_red_high] = 0xFF; in TIramdac3026SetBpp()
462 ramdacReg->DacRegs[TIDAC_key_green_low] = 0xFF; in TIramdac3026SetBpp()
463 ramdacReg->DacRegs[TIDAC_key_green_high] = 0xFF; in TIramdac3026SetBpp()
464 ramdacReg->DacRegs[TIDAC_key_blue_low] = 0x00; in TIramdac3026SetBpp()
465 ramdacReg->DacRegs[TIDAC_key_blue_high] = 0x00; in TIramdac3026SetBpp()
466 ramdacReg->DacRegs[TIDAC_key_ctrl] = 0x00; in TIramdac3026SetBpp()
467 ramdacReg->DacRegs[TIDAC_sense_test] = 0x00; in TIramdac3026SetBpp()
468 ramdacReg->DacRegs[TIDAC_ind_curs_ctrl] = 0x00; in TIramdac3026SetBpp()
479 ramdacReg->DacRegs[TIDAC_latch_ctrl] = 0x06; in TIramdac3030SetBpp()
480 ramdacReg->DacRegs[TIDAC_true_color_ctrl] = 0x46; in TIramdac3030SetBpp()
481 ramdacReg->DacRegs[TIDAC_multiplex_ctrl] = 0x5D; in TIramdac3030SetBpp()
482 ramdacReg->DacRegs[TIDAC_clock_select] = 0x05; in TIramdac3030SetBpp()
483 ramdacReg->DacRegs[TIDAC_palette_page] = 0x00; in TIramdac3030SetBpp()
484 ramdacReg->DacRegs[TIDAC_general_ctrl] = 0x10; in TIramdac3030SetBpp()
485 ramdacReg->DacRegs[TIDAC_misc_ctrl] = 0x3C; in TIramdac3030SetBpp()
486 /* 0x2A & 0x2B are reserved */ in TIramdac3030SetBpp()
487 ramdacReg->DacRegs[TIDAC_key_over_low] = 0xFF; in TIramdac3030SetBpp()
488 ramdacReg->DacRegs[TIDAC_key_over_high] = 0xFF; in TIramdac3030SetBpp()
489 ramdacReg->DacRegs[TIDAC_key_red_low] = 0xFF; in TIramdac3030SetBpp()
490 ramdacReg->DacRegs[TIDAC_key_red_high] = 0xFF; in TIramdac3030SetBpp()
491 ramdacReg->DacRegs[TIDAC_key_green_low] = 0xFF; in TIramdac3030SetBpp()
492 ramdacReg->DacRegs[TIDAC_key_green_high] = 0xFF; in TIramdac3030SetBpp()
493 ramdacReg->DacRegs[TIDAC_key_blue_low] = 0xFF; in TIramdac3030SetBpp()
494 ramdacReg->DacRegs[TIDAC_key_blue_high] = 0x00; in TIramdac3030SetBpp()
495 ramdacReg->DacRegs[TIDAC_key_ctrl] = 0x10; in TIramdac3030SetBpp()
496 ramdacReg->DacRegs[TIDAC_sense_test] = 0x00; in TIramdac3030SetBpp()
498 ramdacReg->DacRegs[TIDAC_true_color_ctrl] = 0x06; in TIramdac3030SetBpp()
499 ramdacReg->DacRegs[TIDAC_misc_ctrl] = 0x3C; in TIramdac3030SetBpp()
500 ramdacReg->DacRegs[TIDAC_key_ctrl] = 0x01; in TIramdac3030SetBpp()
502 ramdacReg->DacRegs[TIDAC_ind_curs_ctrl] = 0x00; in TIramdac3030SetBpp()
506 ramdacReg->DacRegs[TIDAC_latch_ctrl] = 0x06; in TIramdac3030SetBpp()
507 ramdacReg->DacRegs[TIDAC_true_color_ctrl] = 0x56; in TIramdac3030SetBpp()
508 ramdacReg->DacRegs[TIDAC_multiplex_ctrl] = 0x58; in TIramdac3030SetBpp()
509 ramdacReg->DacRegs[TIDAC_clock_select] = 0x25; in TIramdac3030SetBpp()
510 ramdacReg->DacRegs[TIDAC_palette_page] = 0x00; in TIramdac3030SetBpp()
511 ramdacReg->DacRegs[TIDAC_general_ctrl] = 0x00; in TIramdac3030SetBpp()
512 ramdacReg->DacRegs[TIDAC_misc_ctrl] = 0x2C; in TIramdac3030SetBpp()
513 /* 0x2A & 0x2B are reserved */ in TIramdac3030SetBpp()
514 ramdacReg->DacRegs[TIDAC_key_over_low] = 0xFF; in TIramdac3030SetBpp()
515 ramdacReg->DacRegs[TIDAC_key_over_high] = 0xFF; in TIramdac3030SetBpp()
516 ramdacReg->DacRegs[TIDAC_key_red_low] = 0xFF; in TIramdac3030SetBpp()
517 ramdacReg->DacRegs[TIDAC_key_red_high] = 0xFF; in TIramdac3030SetBpp()
518 ramdacReg->DacRegs[TIDAC_key_green_low] = 0xFF; in TIramdac3030SetBpp()
519 ramdacReg->DacRegs[TIDAC_key_green_high] = 0xFF; in TIramdac3030SetBpp()
520 ramdacReg->DacRegs[TIDAC_key_blue_low] = 0xFF; in TIramdac3030SetBpp()
521 ramdacReg->DacRegs[TIDAC_key_blue_high] = 0x00; in TIramdac3030SetBpp()
522 ramdacReg->DacRegs[TIDAC_key_ctrl] = 0x10; in TIramdac3030SetBpp()
523 ramdacReg->DacRegs[TIDAC_sense_test] = 0x00; in TIramdac3030SetBpp()
524 ramdacReg->DacRegs[TIDAC_ind_curs_ctrl] = 0x00; in TIramdac3030SetBpp()
528 #if 0 in TIramdac3030SetBpp()
530 ramdacReg->DacRegs[TIDAC_latch_ctrl] = 0x07; in TIramdac3030SetBpp()
532 ramdacReg->DacRegs[TIDAC_latch_ctrl] = 0x06; in TIramdac3030SetBpp()
535 ramdacReg->DacRegs[TIDAC_true_color_ctrl] = 0x45; in TIramdac3030SetBpp()
538 ramdacReg->DacRegs[TIDAC_true_color_ctrl] = 0x44; in TIramdac3030SetBpp()
540 #if 0 in TIramdac3030SetBpp()
542 ramdacReg->DacRegs[TIDAC_multiplex_ctrl] = 0x50; in TIramdac3030SetBpp()
543 ramdacReg->DacRegs[TIDAC_clock_select] = 0x15; in TIramdac3030SetBpp()
544 ramdacReg->DacRegs[TIDAC_palette_page] = 0x00; in TIramdac3030SetBpp()
545 ramdacReg->DacRegs[TIDAC_general_ctrl] = 0x00; in TIramdac3030SetBpp()
547 ramdacReg->DacRegs[TIDAC_multiplex_ctrl] = 0x55; in TIramdac3030SetBpp()
548 ramdacReg->DacRegs[TIDAC_clock_select] = 0x85; in TIramdac3030SetBpp()
549 ramdacReg->DacRegs[TIDAC_palette_page] = 0x00; in TIramdac3030SetBpp()
550 ramdacReg->DacRegs[TIDAC_general_ctrl] = 0x10; in TIramdac3030SetBpp()
552 ramdacReg->DacRegs[TIDAC_misc_ctrl] = 0x2C; in TIramdac3030SetBpp()
553 /* 0x2A & 0x2B are reserved */ in TIramdac3030SetBpp()
554 ramdacReg->DacRegs[TIDAC_key_over_low] = 0xFF; in TIramdac3030SetBpp()
555 ramdacReg->DacRegs[TIDAC_key_over_high] = 0xFF; in TIramdac3030SetBpp()
556 ramdacReg->DacRegs[TIDAC_key_red_low] = 0xFF; in TIramdac3030SetBpp()
557 ramdacReg->DacRegs[TIDAC_key_red_high] = 0xFF; in TIramdac3030SetBpp()
558 ramdacReg->DacRegs[TIDAC_key_green_low] = 0xFF; in TIramdac3030SetBpp()
559 ramdacReg->DacRegs[TIDAC_key_green_high] = 0xFF; in TIramdac3030SetBpp()
560 ramdacReg->DacRegs[TIDAC_key_blue_low] = 0xFF; in TIramdac3030SetBpp()
561 ramdacReg->DacRegs[TIDAC_key_blue_high] = 0x00; in TIramdac3030SetBpp()
562 ramdacReg->DacRegs[TIDAC_key_ctrl] = 0x10; in TIramdac3030SetBpp()
563 ramdacReg->DacRegs[TIDAC_sense_test] = 0x00; in TIramdac3030SetBpp()
564 ramdacReg->DacRegs[TIDAC_ind_curs_ctrl] = 0x00; in TIramdac3030SetBpp()
568 ramdacReg->DacRegs[TIDAC_latch_ctrl] = 0x06; in TIramdac3030SetBpp()
569 ramdacReg->DacRegs[TIDAC_true_color_ctrl] = 0x80; in TIramdac3030SetBpp()
570 ramdacReg->DacRegs[TIDAC_multiplex_ctrl] = 0x4d; in TIramdac3030SetBpp()
571 ramdacReg->DacRegs[TIDAC_clock_select] = 0x05; in TIramdac3030SetBpp()
572 ramdacReg->DacRegs[TIDAC_palette_page] = 0x00; in TIramdac3030SetBpp()
573 ramdacReg->DacRegs[TIDAC_general_ctrl] = 0x10; in TIramdac3030SetBpp()
574 ramdacReg->DacRegs[TIDAC_misc_ctrl] = 0x1C; in TIramdac3030SetBpp()
575 /* 0x2A & 0x2B are reserved */ in TIramdac3030SetBpp()
576 ramdacReg->DacRegs[TIDAC_key_over_low] = 0xFF; in TIramdac3030SetBpp()
577 ramdacReg->DacRegs[TIDAC_key_over_high] = 0xFF; in TIramdac3030SetBpp()
578 ramdacReg->DacRegs[TIDAC_key_red_low] = 0xFF; in TIramdac3030SetBpp()
579 ramdacReg->DacRegs[TIDAC_key_red_high] = 0xFF; in TIramdac3030SetBpp()
580 ramdacReg->DacRegs[TIDAC_key_green_low] = 0xFF; in TIramdac3030SetBpp()
581 ramdacReg->DacRegs[TIDAC_key_green_high] = 0xFF; in TIramdac3030SetBpp()
582 ramdacReg->DacRegs[TIDAC_key_blue_low] = 0x00; in TIramdac3030SetBpp()
583 ramdacReg->DacRegs[TIDAC_key_blue_high] = 0x00; in TIramdac3030SetBpp()
584 ramdacReg->DacRegs[TIDAC_key_ctrl] = 0x00; in TIramdac3030SetBpp()
585 ramdacReg->DacRegs[TIDAC_sense_test] = 0x00; in TIramdac3030SetBpp()
586 ramdacReg->DacRegs[TIDAC_ind_curs_ctrl] = 0x00; in TIramdac3030SetBpp()
597 (*ramdacPtr->WriteDAC) (pScrn, TIDAC_ind_curs_ctrl, 0, 0x03); in TIramdacShowCursor()
606 (*ramdacPtr->WriteDAC) (pScrn, TIDAC_ind_curs_ctrl, 0, 0x00); in TIramdacHideCursor()
617 (*ramdacPtr->WriteDAC) (pScrn, TIDAC_CURS_XLOW, 0, x & 0xff); in TIramdacSetCursorPosition()
618 (*ramdacPtr->WriteDAC) (pScrn, TIDAC_CURS_XHIGH, 0, (x >> 8) & 0x0f); in TIramdacSetCursorPosition()
619 (*ramdacPtr->WriteDAC) (pScrn, TIDAC_CURS_YLOW, 0, y & 0xff); in TIramdacSetCursorPosition()
620 (*ramdacPtr->WriteDAC) (pScrn, TIDAC_CURS_YHIGH, 0, (y >> 8) & 0x0f); in TIramdacSetCursorPosition()
629 (*ramdacPtr->WriteDAC) (pScrn, TIDAC_CURS_WRITE_ADDR, 0, 1); in TIramdacSetCursorColors()
630 (*ramdacPtr->WriteDAC) (pScrn, TIDAC_CURS_COLOR, 0, in TIramdacSetCursorColors()
631 ((bg & 0x00ff0000) >> 16)); in TIramdacSetCursorColors()
632 (*ramdacPtr->WriteDAC) (pScrn, TIDAC_CURS_COLOR, 0, in TIramdacSetCursorColors()
633 ((bg & 0x0000ff00) >> 8)); in TIramdacSetCursorColors()
634 (*ramdacPtr->WriteDAC) (pScrn, TIDAC_CURS_COLOR, 0, (bg & 0x000000ff)); in TIramdacSetCursorColors()
637 (*ramdacPtr->WriteDAC) (pScrn, TIDAC_CURS_WRITE_ADDR, 0, 2); in TIramdacSetCursorColors()
638 (*ramdacPtr->WriteDAC) (pScrn, TIDAC_CURS_COLOR, 0, in TIramdacSetCursorColors()
639 ((fg & 0x00ff0000) >> 16)); in TIramdacSetCursorColors()
640 (*ramdacPtr->WriteDAC) (pScrn, TIDAC_CURS_COLOR, 0, in TIramdacSetCursorColors()
641 ((fg & 0x0000ff00) >> 8)); in TIramdacSetCursorColors()
642 (*ramdacPtr->WriteDAC) (pScrn, TIDAC_CURS_COLOR, 0, (fg & 0x000000ff)); in TIramdacSetCursorColors()
652 (*ramdacPtr->WriteDAC) (pScrn, TIDAC_ind_curs_ctrl, 0, 0x00); in TIramdacLoadCursorImage()
654 (*ramdacPtr->WriteDAC) (pScrn, TIDAC_INDEX, 0x00, 0x00); in TIramdacLoadCursorImage()
658 (*ramdacPtr->WriteDAC) (pScrn, TIDAC_CURS_RAM_DATA, 0, *(src++)); in TIramdacLoadCursorImage()
694 for (i = 0; i < numColors; i++) { in TIramdacLoadPalette()
710 shift = (pScrn->depth == 15) ? 3 : 0; in TIramdacLoadPalette()
712 for (i = 0; i < numColors; i++) { in TIramdacLoadPalette()