Lines Matching refs:SD_ClockCntrl
536 sdstd_or_reg16(sd, SD_ClockCntrl, 0x4); in sdstd_turn_on_clock()
542 sdstd_wreg16(sd, SD_ClockCntrl, sdstd_rreg16(sd, SD_ClockCntrl) & ~((uint16)0x4)); in sdstd_turn_off_clock()
754 sdstd_wreg16(si, SD_ClockCntrl, in sdioh_iovar_op()
755 sdstd_rreg16(si, SD_ClockCntrl) & ~((uint16)0x4)); in sdioh_iovar_op()
2604 sdstd_wreg16(sd, SD_ClockCntrl, in sdstd_3_set_highspeed_uhsi_mode()
2605 sdstd_rreg16(sd, SD_ClockCntrl) & ~((uint16)0x4)); in sdstd_3_set_highspeed_uhsi_mode()
2938 sdstd_wreg16(sd, SD_ClockCntrl, in sdstd_3_sigvoltswitch_proc()
2939 sdstd_rreg16(sd, SD_ClockCntrl) & ~((uint16)0x4)); in sdstd_3_sigvoltswitch_proc()
2969 val1 = sdstd_rreg16(sd, SD_ClockCntrl); in sdstd_3_sigvoltswitch_proc()
2970 sdstd_wreg16(sd, SD_ClockCntrl, val1 | 0x4); in sdstd_3_sigvoltswitch_proc()
3177 sdstd_wreg16(sd, SD_ClockCntrl, in sdstd_start_clock()
3178 sdstd_rreg16(sd, SD_ClockCntrl) & ~((uint16)0x4)); /* Disable the HC clock */ in sdstd_start_clock()
3191 sd_info(("Clock control is 0x%x\n", sdstd_rreg16(sd, SD_ClockCntrl))); in sdstd_start_clock()
3201 sdstd_mod_reg16(sd, SD_ClockCntrl, 0xffC0, val1); in sdstd_start_clock()
3204 sdstd_mod_reg16(sd, SD_ClockCntrl, 0xff00, divisor); in sdstd_start_clock()
3243 sdstd_or_reg16(sd, SD_ClockCntrl, 0x1); /* Enable the clock */ in sdstd_start_clock()
3246 rc = (sdstd_rreg16(sd, SD_ClockCntrl) & 2); in sdstd_start_clock()
3251 rc = (sdstd_rreg16(sd, SD_ClockCntrl) & 2); in sdstd_start_clock()
3260 sdstd_or_reg16(sd, SD_ClockCntrl, 0x4); in sdstd_start_clock()
3295 sd_info(("Final Clock control is 0x%x\n", sdstd_rreg16(sd, SD_ClockCntrl))); in sdstd_start_clock()